commit | c055cee1951a01a3306f54f20bcfb85adf28721a | [log] [tgz] |
---|---|---|
author | Ashish Kumar <Ashish.Kumar@nxp.com> | Fri Aug 18 10:54:36 2017 +0530 |
committer | York Sun <york.sun@nxp.com> | Mon Sep 11 07:55:36 2017 -0700 |
tree | b59727a8075cfc4b7375f3686b38581f9de9d466 | |
parent | c8bc3c0c9ff7ce649b2af1416919b50ecf504874 [diff] |
armv8: fsl-lsch3: Make CCN-504 related code conditional LS2080 family has CCN-504 cache coherent interconnet. Other SoCs in LSCH3 family may have differnt interconnect. Signed-off-by: Ashish Kumar <Ashish.Kumar@nxp.com> Signed-off-by: Prabhakar Kushwaha <prabhakar.kushwaha@nxp.com> [YS: revised commit message] Reviewed-by: York Sun <york.sun@nxp.com>