blob: 0f035ddb95eda0d0c020f8208a565d12d1353641 [file] [log] [blame]
wdenk03f5c552004-10-10 21:21:55 +00001/*
Kumar Gala7c57f3e2011-01-11 00:52:35 -06002 * Copyright 2004, 2011 Freescale Semiconductor.
wdenk03f5c552004-10-10 21:21:55 +00003 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02004 * SPDX-License-Identifier: GPL-2.0+
wdenk03f5c552004-10-10 21:21:55 +00005 */
6
7/*
8 * mpc8555cds board configuration file
9 *
10 * Please refer to doc/README.mpc85xxcds for more info.
11 *
12 */
wdenk03f5c552004-10-10 21:21:55 +000013#ifndef __CONFIG_H
14#define __CONFIG_H
15
16/* High Level Configuration Options */
17#define CONFIG_BOOKE 1 /* BOOKE */
18#define CONFIG_E500 1 /* BOOKE e500 family */
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -050019#define CONFIG_CPM2 1 /* has CPM2 */
wdenk03f5c552004-10-10 21:21:55 +000020
Wolfgang Denk2ae18242010-10-06 09:05:45 +020021#define CONFIG_SYS_TEXT_BASE 0xfff80000
22
Gabor Juhos842033e2013-05-30 07:06:12 +000023#define CONFIG_PCI_INDIRECT_BRIDGE
Kumar Gala0151cba2008-10-21 11:33:58 -050024#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020025#define CONFIG_TSEC_ENET /* tsec ethernet support */
wdenk03f5c552004-10-10 21:21:55 +000026#define CONFIG_ENV_OVERWRITE
wdenk03f5c552004-10-10 21:21:55 +000027
Jon Loeliger25eedb22008-03-19 15:02:07 -050028#define CONFIG_FSL_VIA
Timur Tabie8d18542008-07-18 16:52:23 +020029
wdenk03f5c552004-10-10 21:21:55 +000030#ifndef __ASSEMBLY__
31extern unsigned long get_clock_freq(void);
32#endif
33#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
34
35/*
36 * These can be toggled for performance analysis, otherwise use default.
37 */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020038#define CONFIG_L2_CACHE /* toggle L2 cache */
wdenk03f5c552004-10-10 21:21:55 +000039#define CONFIG_BTB /* toggle branch predition */
wdenk03f5c552004-10-10 21:21:55 +000040
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020041#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
42#define CONFIG_SYS_MEMTEST_END 0x00400000
wdenk03f5c552004-10-10 21:21:55 +000043
Timur Tabie46fedf2011-08-04 18:03:41 -050044#define CONFIG_SYS_CCSRBAR 0xe0000000
45#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
wdenk03f5c552004-10-10 21:21:55 +000046
Jon Loeliger2b40edb2008-03-18 11:12:42 -050047/* DDR Setup */
York Sun5614e712013-09-30 09:22:09 -070048#define CONFIG_SYS_FSL_DDR1
Jon Loeliger2b40edb2008-03-18 11:12:42 -050049#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
50#define CONFIG_DDR_SPD
51#undef CONFIG_FSL_DDR_INTERACTIVE
52
53#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
54
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020055#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
56#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
wdenk03f5c552004-10-10 21:21:55 +000057
Jon Loeliger2b40edb2008-03-18 11:12:42 -050058#define CONFIG_NUM_DDR_CONTROLLERS 1
59#define CONFIG_DIMM_SLOTS_PER_CTLR 1
60#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
wdenk03f5c552004-10-10 21:21:55 +000061
Jon Loeliger2b40edb2008-03-18 11:12:42 -050062/* I2C addresses of SPD EEPROMs */
63#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
64
65/* Make sure required options are set */
wdenk03f5c552004-10-10 21:21:55 +000066#ifndef CONFIG_SPD_EEPROM
67#error ("CONFIG_SPD_EEPROM is required by MPC85555CDS")
68#endif
69
Jon Loeliger7202d432005-07-25 11:13:26 -050070#undef CONFIG_CLOCKS_IN_MHZ
71
wdenk03f5c552004-10-10 21:21:55 +000072/*
Jon Loeliger7202d432005-07-25 11:13:26 -050073 * Local Bus Definitions
wdenk03f5c552004-10-10 21:21:55 +000074 */
Jon Loeliger7202d432005-07-25 11:13:26 -050075
76/*
77 * FLASH on the Local Bus
78 * Two banks, 8M each, using the CFI driver.
79 * Boot from BR0/OR0 bank at 0xff00_0000
80 * Alternate BR1/OR1 bank at 0xff80_0000
81 *
82 * BR0, BR1:
83 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
84 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
85 * Port Size = 16 bits = BRx[19:20] = 10
86 * Use GPCM = BRx[24:26] = 000
87 * Valid = BRx[31] = 1
88 *
89 * 0 4 8 12 16 20 24 28
90 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
91 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
92 *
93 * OR0, OR1:
94 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
95 * Reserved ORx[17:18] = 11, confusion here?
96 * CSNT = ORx[20] = 1
97 * ACS = half cycle delay = ORx[21:22] = 11
98 * SCY = 6 = ORx[24:27] = 0110
99 * TRLX = use relaxed timing = ORx[29] = 1
100 * EAD = use external address latch delay = OR[31] = 1
101 *
102 * 0 4 8 12 16 20 24 28
103 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
104 */
105
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 8M */
wdenk03f5c552004-10-10 21:21:55 +0000107
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#define CONFIG_SYS_BR0_PRELIM 0xff801001
109#define CONFIG_SYS_BR1_PRELIM 0xff001001
wdenk03f5c552004-10-10 21:21:55 +0000110
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_OR0_PRELIM 0xff806e65
112#define CONFIG_SYS_OR1_PRELIM 0xff806e65
wdenk03f5c552004-10-10 21:21:55 +0000113
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE}
115#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
116#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
117#undef CONFIG_SYS_FLASH_CHECKSUM
118#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
119#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
wdenk03f5c552004-10-10 21:21:55 +0000120
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200121#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
wdenk03f5c552004-10-10 21:21:55 +0000122
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200123#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_FLASH_CFI
125#define CONFIG_SYS_FLASH_EMPTY_INFO
wdenk03f5c552004-10-10 21:21:55 +0000126
wdenk03f5c552004-10-10 21:21:55 +0000127/*
Jon Loeliger7202d432005-07-25 11:13:26 -0500128 * SDRAM on the Local Bus
wdenk03f5c552004-10-10 21:21:55 +0000129 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200130#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
131#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
wdenk03f5c552004-10-10 21:21:55 +0000132
133/*
134 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
wdenk03f5c552004-10-10 21:21:55 +0000136 *
137 * For BR2, need:
138 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
139 * port-size = 32-bits = BR2[19:20] = 11
140 * no parity checking = BR2[21:22] = 00
141 * SDRAM for MSEL = BR2[24:26] = 011
142 * Valid = BR[31] = 1
143 *
144 * 0 4 8 12 16 20 24 28
145 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
146 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
wdenk03f5c552004-10-10 21:21:55 +0000148 * FIXME: the top 17 bits of BR2.
149 */
150
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#define CONFIG_SYS_BR2_PRELIM 0xf0001861
wdenk03f5c552004-10-10 21:21:55 +0000152
153/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200154 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
wdenk03f5c552004-10-10 21:21:55 +0000155 *
156 * For OR2, need:
157 * 64MB mask for AM, OR2[0:7] = 1111 1100
158 * XAM, OR2[17:18] = 11
159 * 9 columns OR2[19-21] = 010
160 * 13 rows OR2[23-25] = 100
161 * EAD set for extra time OR[31] = 1
162 *
163 * 0 4 8 12 16 20 24 28
164 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
165 */
166
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#define CONFIG_SYS_OR2_PRELIM 0xfc006901
wdenk03f5c552004-10-10 21:21:55 +0000168
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
170#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
171#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
172#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
wdenk03f5c552004-10-10 21:21:55 +0000173
174/*
wdenk03f5c552004-10-10 21:21:55 +0000175 * Common settings for all Local Bus SDRAM commands.
176 * At run time, either BSMA1516 (for CPU 1.1)
177 * or BSMA1617 (for CPU 1.0) (old)
178 * is OR'ed in too.
179 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500180#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
181 | LSDMR_PRETOACT7 \
182 | LSDMR_ACTTORW7 \
183 | LSDMR_BL8 \
184 | LSDMR_WRC4 \
185 | LSDMR_CL3 \
186 | LSDMR_RFEN \
wdenk03f5c552004-10-10 21:21:55 +0000187 )
188
189/*
190 * The CADMUS registers are connected to CS3 on CDS.
191 * The new memory map places CADMUS at 0xf8000000.
192 *
193 * For BR3, need:
194 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
195 * port-size = 8-bits = BR[19:20] = 01
196 * no parity checking = BR[21:22] = 00
197 * GPMC for MSEL = BR[24:26] = 000
198 * Valid = BR[31] = 1
199 *
200 * 0 4 8 12 16 20 24 28
201 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
202 *
203 * For OR3, need:
204 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
205 * disable buffer ctrl OR[19] = 0
206 * CSNT OR[20] = 1
207 * ACS OR[21:22] = 11
208 * XACS OR[23] = 1
209 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
210 * SETA OR[28] = 0
211 * TRLX OR[29] = 1
212 * EHTR OR[30] = 1
213 * EAD extra time OR[31] = 1
214 *
215 * 0 4 8 12 16 20 24 28
216 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
217 */
218
Jon Loeliger25eedb22008-03-19 15:02:07 -0500219#define CONFIG_FSL_CADMUS
220
wdenk03f5c552004-10-10 21:21:55 +0000221#define CADMUS_BASE_ADDR 0xf8000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200222#define CONFIG_SYS_BR3_PRELIM 0xf8000801
223#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
wdenk03f5c552004-10-10 21:21:55 +0000224
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225#define CONFIG_SYS_INIT_RAM_LOCK 1
226#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200227#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
wdenk03f5c552004-10-10 21:21:55 +0000228
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200229#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk03f5c552004-10-10 21:21:55 +0000231
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200232#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
233#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
wdenk03f5c552004-10-10 21:21:55 +0000234
235/* Serial Port */
236#define CONFIG_CONS_INDEX 2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200237#define CONFIG_SYS_NS16550_SERIAL
238#define CONFIG_SYS_NS16550_REG_SIZE 1
239#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
wdenk03f5c552004-10-10 21:21:55 +0000240
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk03f5c552004-10-10 21:21:55 +0000242 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
243
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200244#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
245#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
wdenk03f5c552004-10-10 21:21:55 +0000246
Jon Loeliger20476722006-10-20 15:50:15 -0500247/*
248 * I2C
249 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200250#define CONFIG_SYS_I2C
251#define CONFIG_SYS_I2C_FSL
252#define CONFIG_SYS_FSL_I2C_SPEED 400000
253#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
254#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
255#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
wdenk03f5c552004-10-10 21:21:55 +0000256
Timur Tabie8d18542008-07-18 16:52:23 +0200257/* EEPROM */
258#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259#define CONFIG_SYS_I2C_EEPROM_CCID
260#define CONFIG_SYS_ID_EEPROM
261#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
262#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
Timur Tabie8d18542008-07-18 16:52:23 +0200263
wdenk03f5c552004-10-10 21:21:55 +0000264/*
265 * General PCI
266 * Addresses are mapped 1-1.
267 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600268#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala10795f42008-12-02 16:08:36 -0600269#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600270#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200271#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600272#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600273#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200274#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
275#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
wdenk03f5c552004-10-10 21:21:55 +0000276
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600277#define CONFIG_SYS_PCI2_MEM_VIRT 0xa0000000
Kumar Gala10795f42008-12-02 16:08:36 -0600278#define CONFIG_SYS_PCI2_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600279#define CONFIG_SYS_PCI2_MEM_PHYS 0xa0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200280#define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600281#define CONFIG_SYS_PCI2_IO_VIRT 0xe2100000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600282#define CONFIG_SYS_PCI2_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200283#define CONFIG_SYS_PCI2_IO_PHYS 0xe2100000
284#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
wdenk03f5c552004-10-10 21:21:55 +0000285
Randy Vinson7f3f2bd2007-02-27 19:42:22 -0700286#ifdef CONFIG_LEGACY
287#define BRIDGE_ID 17
288#define VIA_ID 2
289#else
290#define BRIDGE_ID 28
291#define VIA_ID 4
292#endif
wdenk03f5c552004-10-10 21:21:55 +0000293
294#if defined(CONFIG_PCI)
295
Matthew McClintockbf1dfff2006-06-28 10:46:13 -0500296#define CONFIG_MPC85XX_PCI2
wdenk03f5c552004-10-10 21:21:55 +0000297
298#undef CONFIG_EEPRO100
299#undef CONFIG_TULIP
300
Matthew McClintockbf1dfff2006-06-28 10:46:13 -0500301#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200302#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
wdenk03f5c552004-10-10 21:21:55 +0000303
304#endif /* CONFIG_PCI */
305
wdenk03f5c552004-10-10 21:21:55 +0000306#if defined(CONFIG_TSEC_ENET)
307
wdenk03f5c552004-10-10 21:21:55 +0000308#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips255a35772007-05-16 16:52:19 -0500309#define CONFIG_TSEC1 1
310#define CONFIG_TSEC1_NAME "TSEC0"
311#define CONFIG_TSEC2 1
312#define CONFIG_TSEC2_NAME "TSEC1"
wdenk03f5c552004-10-10 21:21:55 +0000313#define TSEC1_PHY_ADDR 0
314#define TSEC2_PHY_ADDR 1
wdenk03f5c552004-10-10 21:21:55 +0000315#define TSEC1_PHYIDX 0
316#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500317#define TSEC1_FLAGS TSEC_GIGABIT
318#define TSEC2_FLAGS TSEC_GIGABIT
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500319
320/* Options are: TSEC[0-1] */
321#define CONFIG_ETHPRIME "TSEC0"
wdenk03f5c552004-10-10 21:21:55 +0000322
323#endif /* CONFIG_TSEC_ENET */
324
wdenk03f5c552004-10-10 21:21:55 +0000325/*
326 * Environment
327 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200328#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200329#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200330#define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
331#define CONFIG_ENV_SIZE 0x2000
wdenk03f5c552004-10-10 21:21:55 +0000332
333#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200334#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk03f5c552004-10-10 21:21:55 +0000335
Jon Loeliger2835e512007-06-13 13:22:08 -0500336/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500337 * BOOTP options
338 */
339#define CONFIG_BOOTP_BOOTFILESIZE
340#define CONFIG_BOOTP_BOOTPATH
341#define CONFIG_BOOTP_GATEWAY
342#define CONFIG_BOOTP_HOSTNAME
343
Jon Loeliger659e2f62007-07-10 09:10:49 -0500344/*
Jon Loeliger2835e512007-06-13 13:22:08 -0500345 * Command line configuration.
346 */
Kumar Gala1c9aa762008-09-22 23:40:42 -0500347#define CONFIG_CMD_IRQ
Becky Bruce199e2622010-06-17 11:37:25 -0500348#define CONFIG_CMD_REGINFO
Jon Loeliger2835e512007-06-13 13:22:08 -0500349
wdenk03f5c552004-10-10 21:21:55 +0000350#if defined(CONFIG_PCI)
Jon Loeliger2835e512007-06-13 13:22:08 -0500351 #define CONFIG_CMD_PCI
wdenk03f5c552004-10-10 21:21:55 +0000352#endif
Jon Loeliger2835e512007-06-13 13:22:08 -0500353
wdenk03f5c552004-10-10 21:21:55 +0000354#undef CONFIG_WATCHDOG /* watchdog disabled */
355
356/*
357 * Miscellaneous configurable options
358 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200359#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kim Phillips5be58f52010-07-14 19:47:18 -0500360#define CONFIG_CMDLINE_EDITING /* Command-line editing */
361#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200362#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger2835e512007-06-13 13:22:08 -0500363#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200364#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk03f5c552004-10-10 21:21:55 +0000365#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200366#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk03f5c552004-10-10 21:21:55 +0000367#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200368#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
369#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
370#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk03f5c552004-10-10 21:21:55 +0000371
372/*
373 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500374 * have to be in the first 64 MB of memory, since this is
wdenk03f5c552004-10-10 21:21:55 +0000375 * the maximum mapped by the Linux kernel during initialization.
376 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500377#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
378#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
wdenk03f5c552004-10-10 21:21:55 +0000379
Jon Loeliger2835e512007-06-13 13:22:08 -0500380#if defined(CONFIG_CMD_KGDB)
wdenk03f5c552004-10-10 21:21:55 +0000381#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
wdenk03f5c552004-10-10 21:21:55 +0000382#endif
383
wdenk03f5c552004-10-10 21:21:55 +0000384/*
385 * Environment Configuration
386 */
wdenk03f5c552004-10-10 21:21:55 +0000387#if defined(CONFIG_TSEC_ENET)
Andy Fleming10327dc2007-08-16 16:35:02 -0500388#define CONFIG_HAS_ETH0
wdenke2ffd592004-12-31 09:32:47 +0000389#define CONFIG_HAS_ETH1
wdenke2ffd592004-12-31 09:32:47 +0000390#define CONFIG_HAS_ETH2
wdenk03f5c552004-10-10 21:21:55 +0000391#endif
392
393#define CONFIG_IPADDR 192.168.1.253
394
395#define CONFIG_HOSTNAME unknown
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000396#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000397#define CONFIG_BOOTFILE "your.uImage"
wdenk03f5c552004-10-10 21:21:55 +0000398
399#define CONFIG_SERVERIP 192.168.1.1
400#define CONFIG_GATEWAYIP 192.168.1.1
401#define CONFIG_NETMASK 255.255.255.0
402
403#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
404
wdenk03f5c552004-10-10 21:21:55 +0000405#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
406
407#define CONFIG_BAUDRATE 115200
408
409#define CONFIG_EXTRA_ENV_SETTINGS \
410 "netdev=eth0\0" \
411 "consoledev=ttyS1\0" \
Andy Fleming8272dc22006-09-13 10:33:35 -0500412 "ramdiskaddr=600000\0" \
413 "ramdiskfile=your.ramdisk.u-boot\0" \
414 "fdtaddr=400000\0" \
415 "fdtfile=your.fdt.dtb\0"
wdenk03f5c552004-10-10 21:21:55 +0000416
417#define CONFIG_NFSBOOTCOMMAND \
418 "setenv bootargs root=/dev/nfs rw " \
419 "nfsroot=$serverip:$rootpath " \
420 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
421 "console=$consoledev,$baudrate $othbootargs;" \
422 "tftp $loadaddr $bootfile;" \
Andy Fleming8272dc22006-09-13 10:33:35 -0500423 "tftp $fdtaddr $fdtfile;" \
424 "bootm $loadaddr - $fdtaddr"
wdenk03f5c552004-10-10 21:21:55 +0000425
426#define CONFIG_RAMBOOTCOMMAND \
427 "setenv bootargs root=/dev/ram rw " \
428 "console=$consoledev,$baudrate $othbootargs;" \
429 "tftp $ramdiskaddr $ramdiskfile;" \
430 "tftp $loadaddr $bootfile;" \
431 "bootm $loadaddr $ramdiskaddr"
432
433#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
434
wdenk03f5c552004-10-10 21:21:55 +0000435#endif /* __CONFIG_H */