blob: 99c4d79b18ee5c3d53e22e1c701359d94bc87db3 [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
wdenk97d80fc2004-06-09 00:34:46 +00002 * Copyright 2004 Freescale Semiconductor.
wdenk42d1f032003-10-15 23:53:47 +00003* Copyright (C) 2002,2003, Motorola Inc.
4* Xianghua Xiao <X.Xiao@motorola.com>
5*
6* See file CREDITS for list of people who contributed to this
7* project.
8*
9* This program is free software; you can redistribute it and/or
10* modify it under the terms of the GNU General Public License as
11* published by the Free Software Foundation; either version 2 of
12* the License, or (at your option) any later version.
13*
14* This program is distributed in the hope that it will be useful,
15* but WITHOUT ANY WARRANTY; without even the implied warranty of
16* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17* GNU General Public License for more details.
18*
19* You should have received a copy of the GNU General Public License
20* along with this program; if not, write to the Free Software
21* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22* MA 02111-1307 USA
23*/
24
25#include <ppc_asm.tmpl>
26#include <ppc_defs.h>
27#include <asm/cache.h>
28#include <asm/mmu.h>
29#include <config.h>
30#include <mpc85xx.h>
31
32#define entry_start \
33 mflr r1 ; \
34 bl 0f ;
35
36#define entry_end \
370: mflr r0 ; \
38 mtlr r1 ; \
39 blr ;
40
41/* TLB1 entries configuration: */
42
43 .section .bootpg, "ax"
44 .globl tlb1_entry
45tlb1_entry:
46 entry_start
47
wdenk0ac6f8b2004-07-09 23:27:13 +000048 /* Number of entries in the following table */
49 .long 0x0c
wdenk42d1f032003-10-15 23:53:47 +000050
51 .long TLB1_MAS0(1,1,0)
52 .long TLB1_MAS1(1,1,0,0,BOOKE_PAGESZ_1M)
53 .long TLB1_MAS2(((CFG_CCSRBAR>>12) & 0xfffff),0,0,0,0,1,0,1,0)
54 .long TLB1_MAS3(((CFG_CCSRBAR>>12) & 0xfffff),0,0,0,0,0,1,0,1,0,1)
55
56 #if defined(CFG_FLASH_PORT_WIDTH_16)
57 .long TLB1_MAS0(1,2,0)
58 .long TLB1_MAS1(1,1,0,0,BOOKE_PAGESZ_4M)
59 .long TLB1_MAS2(((CFG_FLASH_BASE>>12) & 0xfffff),0,0,0,0,1,0,1,0)
60 .long TLB1_MAS3(((CFG_FLASH_BASE>>12) & 0xfffff),0,0,0,0,0,1,0,1,0,1)
61
62 .long TLB1_MAS0(1,3,0)
63 .long TLB1_MAS1(1,1,0,0,BOOKE_PAGESZ_4M)
64 .long TLB1_MAS2((((CFG_FLASH_BASE+0x400000)>>12)&0xfffff),0,0,0,0,1,0,1,0)
65 .long TLB1_MAS3((((CFG_FLASH_BASE+0x400000)>>12)&0xfffff),0,0,0,0,0,1,0,1,0,1)
66 #else
67 .long TLB1_MAS0(1,2,0)
68 .long TLB1_MAS1(1,1,0,0,BOOKE_PAGESZ_16M)
69 .long TLB1_MAS2(((CFG_FLASH_BASE>>12) & 0xfffff),0,0,0,0,1,0,1,0)
70 .long TLB1_MAS3(((CFG_FLASH_BASE>>12) & 0xfffff),0,0,0,0,0,1,0,1,0,1)
71
72 .long TLB1_MAS0(1,3,0)
73 .long TLB1_MAS1(0,0,0,0,BOOKE_PAGESZ_1M)
74 .long TLB1_MAS2(0,0,0,0,0,0,0,0,0)
75 .long TLB1_MAS3(0,0,0,0,0,0,1,0,1,0,1)
76 #endif
77
78 #if !defined(CONFIG_SPD_EEPROM)
79 .long TLB1_MAS0(1,4,0)
80 .long TLB1_MAS1(1,1,0,0,BOOKE_PAGESZ_64M)
81 .long TLB1_MAS2(((CFG_DDR_SDRAM_BASE>>12) & 0xfffff),0,0,0,0,0,0,0,0)
82 .long TLB1_MAS3(((CFG_DDR_SDRAM_BASE>>12) & 0xfffff),0,0,0,0,0,1,0,1,0,1)
83
84 .long TLB1_MAS0(1,5,0)
85 .long TLB1_MAS1(1,1,0,0,BOOKE_PAGESZ_64M)
86 .long TLB1_MAS2((((CFG_DDR_SDRAM_BASE+0x4000000)>>12) & 0xfffff),0,0,0,0,0,0,0,0)
87 .long TLB1_MAS3((((CFG_DDR_SDRAM_BASE+0x4000000)>>12) & 0xfffff),0,0,0,0,0,1,0,1,0,1)
88 #else
89 .long TLB1_MAS0(1,4,0)
90 .long TLB1_MAS1(0,0,0,0,BOOKE_PAGESZ_1M)
91 .long TLB1_MAS2(0,0,0,0,0,0,0,0,0)
92 .long TLB1_MAS3(0,0,0,0,0,0,1,0,1,0,1)
93
94 .long TLB1_MAS0(1,5,0)
95 .long TLB1_MAS1(0,0,0,0,BOOKE_PAGESZ_1M)
96 .long TLB1_MAS2(0,0,0,0,0,0,0,0,0)
97 .long TLB1_MAS3(0,0,0,0,0,0,1,0,1,0,1)
98 #endif
99
100 .long TLB1_MAS0(1,6,0)
101 .long TLB1_MAS1(1,1,0,0,BOOKE_PAGESZ_64M)
102 #if defined(CONFIG_RAM_AS_FLASH)
103 .long TLB1_MAS2(((CFG_LBC_SDRAM_BASE>>12) & 0xfffff),0,0,0,0,1,0,1,0)
104 #else
105 .long TLB1_MAS2(((CFG_LBC_SDRAM_BASE>>12) & 0xfffff),0,0,0,0,0,0,0,0)
106 #endif
107 .long TLB1_MAS3(((CFG_LBC_SDRAM_BASE>>12) & 0xfffff),0,0,0,0,0,1,0,1,0,1)
108
109 .long TLB1_MAS0(1,7,0)
110 .long TLB1_MAS1(1,1,0,0,BOOKE_PAGESZ_16K)
111 #ifdef CONFIG_L2_INIT_RAM
112 .long TLB1_MAS2(((CFG_INIT_RAM_ADDR>>12) & 0xfffff),0,0,0,1,0,0,0,0)
113 #else
114 .long TLB1_MAS2(((CFG_INIT_RAM_ADDR>>12) & 0xfffff),0,0,0,0,0,0,0,0)
115 #endif
116 .long TLB1_MAS3(((CFG_INIT_RAM_ADDR>>12) & 0xfffff),0,0,0,0,0,1,0,1,0,1)
117
118 .long TLB1_MAS0(1,8,0)
119 .long TLB1_MAS1(1,1,0,0,BOOKE_PAGESZ_256M)
wdenk0ac6f8b2004-07-09 23:27:13 +0000120 .long TLB1_MAS2(((CFG_PCI1_MEM_BASE>>12) & 0xfffff),0,0,0,0,1,0,1,0)
121 .long TLB1_MAS3(((CFG_PCI1_MEM_BASE>>12) & 0xfffff),0,0,0,0,0,1,0,1,0,1)
wdenk42d1f032003-10-15 23:53:47 +0000122
123 .long TLB1_MAS0(1,9,0)
124 .long TLB1_MAS1(1,1,0,0,BOOKE_PAGESZ_16K)
125 .long TLB1_MAS2(((CFG_BCSR>>12) & 0xfffff),0,0,0,0,1,0,1,0)
126 .long TLB1_MAS3(((CFG_BCSR>>12) & 0xfffff),0,0,0,0,0,1,0,1,0,1)
127
wdenk0ac6f8b2004-07-09 23:27:13 +0000128 /*
129 * RapidIO MMU for 512M
130 * Two entries, 10 and 11
131 */
132 .long TLB1_MAS0(1,10,0)
133 .long TLB1_MAS1(1,1,0,0,BOOKE_PAGESZ_256M)
134 .long TLB1_MAS2(((CFG_RIO_MEM_BASE>>12) & 0xfffff),0,0,0,0,1,0,1,0)
135 .long TLB1_MAS3(((CFG_RIO_MEM_BASE>>12) & 0xfffff),0,0,0,0,0,1,0,1,0,1)
136
137 .long TLB1_MAS0(1,11,0)
138 .long TLB1_MAS1(1,1,0,0,BOOKE_PAGESZ_256M)
139 .long TLB1_MAS2(((CFG_RIO_MEM_BASE+0x10000000>>12) & 0xfffff),0,0,0,0,1,0,1,0)
140 .long TLB1_MAS3(((CFG_RIO_MEM_BASE+0x10000000>>12) & 0xfffff),0,0,0,0,0,1,0,1,0,1)
141
142
143#if (CFG_CCSRBAR_DEFAULT != CFG_CCSRBAR)
wdenk42d1f032003-10-15 23:53:47 +0000144 .long TLB1_MAS0(1,15,0)
145 .long TLB1_MAS1(1,1,0,0,BOOKE_PAGESZ_1M)
146 .long TLB1_MAS2(((CFG_CCSRBAR_DEFAULT>>12) & 0xfffff),0,0,0,0,1,0,1,0)
147 .long TLB1_MAS3(((CFG_CCSRBAR_DEFAULT>>12) & 0xfffff),0,0,0,0,0,1,0,1,0,1)
wdenk0ac6f8b2004-07-09 23:27:13 +0000148#else
wdenk42d1f032003-10-15 23:53:47 +0000149 .long TLB1_MAS0(1,15,0)
150 .long TLB1_MAS1(0,0,0,0,BOOKE_PAGESZ_1M)
151 .long TLB1_MAS2(0,0,0,0,0,0,0,0,0)
152 .long TLB1_MAS3(0,0,0,0,0,0,1,0,1,0,1)
wdenk0ac6f8b2004-07-09 23:27:13 +0000153#endif
wdenk42d1f032003-10-15 23:53:47 +0000154 entry_end
155
wdenk97d80fc2004-06-09 00:34:46 +0000156/*
157 * LAW(Local Access Window) configuration:
158 *
159 * 0x0000_0000 0x7fff_ffff DDR 2G
wdenk0ac6f8b2004-07-09 23:27:13 +0000160 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M
161 * 0xc000_0000 0xdfff_ffff RapidIO 512M
wdenk97d80fc2004-06-09 00:34:46 +0000162 * 0xe000_0000 0xe000_ffff CCSR 1M
wdenk0ac6f8b2004-07-09 23:27:13 +0000163 * 0xe200_0000 0xe2ff_ffff PCI1 IO 16M
wdenk97d80fc2004-06-09 00:34:46 +0000164 * 0xf000_0000 0xf7ff_ffff SDRAM 128M
165 * 0xf800_0000 0xf80f_ffff BCSR 1M
166 * 0xff00_0000 0xffff_ffff FLASH (boot bank) 16M
167 *
wdenk0ac6f8b2004-07-09 23:27:13 +0000168 * Notes:
169 * CCSRBAR and L2-as-SRAM don't need a configured Local Access Window.
170 * If flash is 8M at default position (last 8M), no LAW needed.
wdenk42d1f032003-10-15 23:53:47 +0000171 */
172
173#if !defined(CONFIG_SPD_EEPROM)
174#define LAWBAR0 ((CFG_DDR_SDRAM_BASE>>12) & 0xfffff)
wdenk97d80fc2004-06-09 00:34:46 +0000175#define LAWAR0 (LAWAR_EN | LAWAR_TRGT_IF_DDR | (LAWAR_SIZE & LAWAR_SIZE_128M))
wdenk42d1f032003-10-15 23:53:47 +0000176#else
177#define LAWBAR0 0
178#define LAWAR0 ((LAWAR_TRGT_IF_DDR | (LAWAR_SIZE & LAWAR_SIZE_128M)) & ~LAWAR_EN)
179#endif
180
wdenk0ac6f8b2004-07-09 23:27:13 +0000181#define LAWBAR1 ((CFG_PCI1_MEM_BASE>>12) & 0xfffff)
wdenk97d80fc2004-06-09 00:34:46 +0000182#define LAWAR1 (LAWAR_EN | LAWAR_TRGT_IF_PCIX | (LAWAR_SIZE & LAWAR_SIZE_512M))
wdenk42d1f032003-10-15 23:53:47 +0000183
wdenk97d80fc2004-06-09 00:34:46 +0000184/*
185 * This is not so much the SDRAM map as it is the whole localbus map.
186 */
wdenk42d1f032003-10-15 23:53:47 +0000187#if !defined(CONFIG_RAM_AS_FLASH)
188#define LAWBAR2 ((CFG_LBC_SDRAM_BASE>>12) & 0xfffff)
wdenk97d80fc2004-06-09 00:34:46 +0000189#define LAWAR2 (LAWAR_EN | LAWAR_TRGT_IF_LBC | (LAWAR_SIZE & LAWAR_SIZE_256M))
wdenk42d1f032003-10-15 23:53:47 +0000190#else
191#define LAWBAR2 0
192#define LAWAR2 ((LAWAR_TRGT_IF_LBC | (LAWAR_SIZE & LAWAR_SIZE_128M)) & ~LAWAR_EN)
193#endif
194
wdenk0ac6f8b2004-07-09 23:27:13 +0000195#define LAWBAR3 ((CFG_PCI1_IO_BASE>>12) & 0xfffff)
wdenk97d80fc2004-06-09 00:34:46 +0000196#define LAWAR3 (LAWAR_EN | LAWAR_TRGT_IF_PCIX | (LAWAR_SIZE & LAWAR_SIZE_16M))
197
198/*
199 * Rapid IO at 0xc000_0000 for 512 M
200 */
wdenk0ac6f8b2004-07-09 23:27:13 +0000201#define LAWBAR4 ((CFG_RIO_MEM_BASE>>12) & 0xfffff)
202#define LAWAR4 (LAWAR_EN | LAWAR_TRGT_IF_RIO | (LAWAR_SIZE & LAWAR_SIZE_512M))
wdenk97d80fc2004-06-09 00:34:46 +0000203
204
wdenk42d1f032003-10-15 23:53:47 +0000205 .section .bootpg, "ax"
wdenk97d80fc2004-06-09 00:34:46 +0000206 .globl law_entry
wdenk42d1f032003-10-15 23:53:47 +0000207law_entry:
208 entry_start
wdenk97d80fc2004-06-09 00:34:46 +0000209 .long 0x05
210 .long LAWBAR0,LAWAR0,LAWBAR1,LAWAR1,LAWBAR2,LAWAR2,LAWBAR3,LAWAR3
211 .long LAWBAR4,LAWAR4
wdenk42d1f032003-10-15 23:53:47 +0000212 entry_end