blob: 7501fdb71e1ca066e96edf5059ba73b75e1a2d9f [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Andy Fleming50586ef2008-10-30 16:47:16 -05002/*
Jerry Huangd621da02011-01-06 23:42:19 -06003 * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
Yangbo Lu9abf6482020-05-19 11:06:43 +08004 * Copyright 2019-2020 NXP
Andy Fleming50586ef2008-10-30 16:47:16 -05005 * Andy Fleming
6 *
7 * Based vaguely on the pxa mmc code:
8 * (C) Copyright 2003
9 * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
Andy Fleming50586ef2008-10-30 16:47:16 -050010 */
11
12#include <config.h>
13#include <common.h>
14#include <command.h>
Simon Glass1eb69ae2019-11-14 12:57:39 -070015#include <cpu_func.h>
Jaehoon Chung915ffa52016-07-19 16:33:36 +090016#include <errno.h>
Anton Vorontsovb33433a2009-06-10 00:25:29 +040017#include <hwconfig.h>
Andy Fleming50586ef2008-10-30 16:47:16 -050018#include <mmc.h>
19#include <part.h>
20#include <malloc.h>
Andy Fleming50586ef2008-10-30 16:47:16 -050021#include <fsl_esdhc.h>
Anton Vorontsovb33433a2009-06-10 00:25:29 +040022#include <fdt_support.h>
Simon Glass90526e92020-05-10 11:39:56 -060023#include <asm/cache.h>
Simon Glass401d1c42020-10-30 21:38:53 -060024#include <asm/global_data.h>
Andy Fleming50586ef2008-10-30 16:47:16 -050025#include <asm/io.h>
Peng Fan96f04072016-03-25 14:16:56 +080026#include <dm.h>
Simon Glass336d4612020-02-03 07:36:16 -070027#include <dm/device_compat.h>
Simon Glasscd93d622020-05-10 11:40:13 -060028#include <linux/bitops.h>
Simon Glassc05ed002020-05-10 11:40:11 -060029#include <linux/delay.h>
Michael Walleb1ba1462020-09-23 12:42:48 +020030#include <linux/dma-mapping.h>
Michael Walle361a4222020-10-12 10:07:14 +020031#include <sdhci.h>
Andy Fleming50586ef2008-10-30 16:47:16 -050032
Andy Fleming50586ef2008-10-30 16:47:16 -050033DECLARE_GLOBAL_DATA_PTR;
34
35struct fsl_esdhc {
Haijun.Zhang511948b2013-10-30 11:37:55 +080036 uint dsaddr; /* SDMA system address register */
37 uint blkattr; /* Block attributes register */
38 uint cmdarg; /* Command argument register */
39 uint xfertyp; /* Transfer type register */
40 uint cmdrsp0; /* Command response 0 register */
41 uint cmdrsp1; /* Command response 1 register */
42 uint cmdrsp2; /* Command response 2 register */
43 uint cmdrsp3; /* Command response 3 register */
44 uint datport; /* Buffer data port register */
45 uint prsstat; /* Present state register */
46 uint proctl; /* Protocol control register */
47 uint sysctl; /* System Control Register */
48 uint irqstat; /* Interrupt status register */
49 uint irqstaten; /* Interrupt status enable register */
50 uint irqsigen; /* Interrupt signal enable register */
51 uint autoc12err; /* Auto CMD error status register */
52 uint hostcapblt; /* Host controller capabilities register */
53 uint wml; /* Watermark level register */
Yangbo Lu4d8ff422019-06-21 11:42:29 +080054 char reserved1[8]; /* reserved */
Haijun.Zhang511948b2013-10-30 11:37:55 +080055 uint fevt; /* Force event register */
56 uint admaes; /* ADMA error status register */
Michael Walle361a4222020-10-12 10:07:14 +020057 uint adsaddrl; /* ADMA system address low register */
58 uint adsaddrh; /* ADMA system address high register */
59 char reserved2[156];
Haijun.Zhang511948b2013-10-30 11:37:55 +080060 uint hostver; /* Host controller version register */
Yangbo Lu4d8ff422019-06-21 11:42:29 +080061 char reserved3[4]; /* reserved */
Peng Fan59d37822018-01-21 19:00:22 +080062 uint dmaerraddr; /* DMA error address register */
Yangbo Lu4d8ff422019-06-21 11:42:29 +080063 char reserved4[4]; /* reserved */
Peng Fan59d37822018-01-21 19:00:22 +080064 uint dmaerrattr; /* DMA error attribute register */
Yangbo Lu4d8ff422019-06-21 11:42:29 +080065 char reserved5[4]; /* reserved */
Haijun.Zhang511948b2013-10-30 11:37:55 +080066 uint hostcapblt2; /* Host controller capabilities register 2 */
Yangbo Lub1a42472020-09-01 16:58:01 +080067 char reserved6[8]; /* reserved */
68 uint tbctl; /* Tuning block control register */
Yangbo Ludb8f9362020-09-01 16:58:05 +080069 char reserved7[32]; /* reserved */
70 uint sdclkctl; /* SD clock control register */
71 uint sdtimingctl; /* SD timing control register */
72 char reserved8[20]; /* reserved */
73 uint dllcfg0; /* DLL config 0 register */
Michael Walled3b745f2021-03-17 15:01:37 +010074 uint dllcfg1; /* DLL config 1 register */
75 char reserved9[8]; /* reserved */
Yangbo Lu8ee802f2020-10-20 11:04:52 +080076 uint dllstat0; /* DLL status 0 register */
77 char reserved10[664];/* reserved */
Yangbo Lu4d8ff422019-06-21 11:42:29 +080078 uint esdhcctl; /* eSDHC control register */
Andy Fleming50586ef2008-10-30 16:47:16 -050079};
80
Simon Glasse88e1d92017-07-29 11:35:21 -060081struct fsl_esdhc_plat {
82 struct mmc_config cfg;
83 struct mmc mmc;
84};
85
Peng Fan96f04072016-03-25 14:16:56 +080086/**
87 * struct fsl_esdhc_priv
88 *
89 * @esdhc_regs: registers of the sdhc controller
90 * @sdhc_clk: Current clk of the sdhc controller
91 * @bus_width: bus width, 1bit, 4bit or 8bit
92 * @cfg: mmc config
93 * @mmc: mmc
94 * Following is used when Driver Model is enabled for MMC
95 * @dev: pointer for the device
Peng Fan96f04072016-03-25 14:16:56 +080096 * @cd_gpio: gpio for card detection
Peng Fan14831512016-06-15 10:53:02 +080097 * @wp_gpio: gpio for write protection
Peng Fan96f04072016-03-25 14:16:56 +080098 */
99struct fsl_esdhc_priv {
100 struct fsl_esdhc *esdhc_regs;
101 unsigned int sdhc_clk;
Yangbo Luf1bce082019-12-19 18:59:30 +0800102 bool is_sdhc_per_clk;
Peng Fan51313b42018-01-21 19:00:24 +0800103 unsigned int clock;
Yangbo Lu41dec2f2019-10-21 18:09:07 +0800104#if !CONFIG_IS_ENABLED(DM_MMC)
Peng Fan96f04072016-03-25 14:16:56 +0800105 struct mmc *mmc;
Simon Glass653282b2017-07-29 11:35:24 -0600106#endif
Peng Fan96f04072016-03-25 14:16:56 +0800107 struct udevice *dev;
Michael Walle361a4222020-10-12 10:07:14 +0200108 struct sdhci_adma_desc *adma_desc_table;
Michael Walleb1ba1462020-09-23 12:42:48 +0200109 dma_addr_t dma_addr;
Peng Fan96f04072016-03-25 14:16:56 +0800110};
111
Andy Fleming50586ef2008-10-30 16:47:16 -0500112/* Return the XFERTYP flags for a given command and data packet */
Kim Phillipseafa90a2012-10-29 13:34:44 +0000113static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
Andy Fleming50586ef2008-10-30 16:47:16 -0500114{
115 uint xfertyp = 0;
116
117 if (data) {
Dipen Dudhat77c14582009-10-05 15:41:58 +0530118 xfertyp |= XFERTYP_DPSEL;
Michael Walle52faec32020-10-12 10:07:13 +0200119 if (!IS_ENABLED(CONFIG_SYS_FSL_ESDHC_USE_PIO) &&
120 cmd->cmdidx != MMC_CMD_SEND_TUNING_BLOCK &&
Yangbo Lub1a42472020-09-01 16:58:01 +0800121 cmd->cmdidx != MMC_CMD_SEND_TUNING_BLOCK_HS200)
122 xfertyp |= XFERTYP_DMAEN;
Andy Fleming50586ef2008-10-30 16:47:16 -0500123 if (data->blocks > 1) {
124 xfertyp |= XFERTYP_MSBSEL;
125 xfertyp |= XFERTYP_BCEN;
Michael Walle52faec32020-10-12 10:07:13 +0200126 if (IS_ENABLED(CONFIG_SYS_FSL_ERRATUM_ESDHC111))
127 xfertyp |= XFERTYP_AC12EN;
Andy Fleming50586ef2008-10-30 16:47:16 -0500128 }
129
130 if (data->flags & MMC_DATA_READ)
131 xfertyp |= XFERTYP_DTDSEL;
132 }
133
134 if (cmd->resp_type & MMC_RSP_CRC)
135 xfertyp |= XFERTYP_CCCEN;
136 if (cmd->resp_type & MMC_RSP_OPCODE)
137 xfertyp |= XFERTYP_CICEN;
138 if (cmd->resp_type & MMC_RSP_136)
139 xfertyp |= XFERTYP_RSPTYP_136;
140 else if (cmd->resp_type & MMC_RSP_BUSY)
141 xfertyp |= XFERTYP_RSPTYP_48_BUSY;
142 else if (cmd->resp_type & MMC_RSP_PRESENT)
143 xfertyp |= XFERTYP_RSPTYP_48;
144
Jason Liu4571de32011-03-22 01:32:31 +0000145 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
146 xfertyp |= XFERTYP_CMDTYP_ABORT;
Yangbo Lu25503442016-01-21 17:33:19 +0800147
Andy Fleming50586ef2008-10-30 16:47:16 -0500148 return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
149}
150
Dipen Dudhat77c14582009-10-05 15:41:58 +0530151/*
152 * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
153 */
Simon Glass09b465f2017-07-29 11:35:17 -0600154static void esdhc_pio_read_write(struct fsl_esdhc_priv *priv,
155 struct mmc_data *data)
Dipen Dudhat77c14582009-10-05 15:41:58 +0530156{
Peng Fan96f04072016-03-25 14:16:56 +0800157 struct fsl_esdhc *regs = priv->esdhc_regs;
Dipen Dudhat77c14582009-10-05 15:41:58 +0530158 uint blocks;
159 char *buffer;
160 uint databuf;
161 uint size;
162 uint irqstat;
Benoît Thébaudeaubcfb3652017-10-29 22:08:58 +0100163 ulong start;
Dipen Dudhat77c14582009-10-05 15:41:58 +0530164
165 if (data->flags & MMC_DATA_READ) {
166 blocks = data->blocks;
167 buffer = data->dest;
168 while (blocks) {
Benoît Thébaudeaubcfb3652017-10-29 22:08:58 +0100169 start = get_timer(0);
Dipen Dudhat77c14582009-10-05 15:41:58 +0530170 size = data->blocksize;
171 irqstat = esdhc_read32(&regs->irqstat);
Benoît Thébaudeaubcfb3652017-10-29 22:08:58 +0100172 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BREN)) {
173 if (get_timer(start) > PIO_TIMEOUT) {
174 printf("\nData Read Failed in PIO Mode.");
175 return;
176 }
Dipen Dudhat77c14582009-10-05 15:41:58 +0530177 }
178 while (size && (!(irqstat & IRQSTAT_TC))) {
179 udelay(100); /* Wait before last byte transfer complete */
180 irqstat = esdhc_read32(&regs->irqstat);
181 databuf = in_le32(&regs->datport);
182 *((uint *)buffer) = databuf;
183 buffer += 4;
184 size -= 4;
185 }
186 blocks--;
187 }
188 } else {
189 blocks = data->blocks;
Wolfgang Denk7b43db92010-05-09 23:52:59 +0200190 buffer = (char *)data->src;
Dipen Dudhat77c14582009-10-05 15:41:58 +0530191 while (blocks) {
Benoît Thébaudeaubcfb3652017-10-29 22:08:58 +0100192 start = get_timer(0);
Dipen Dudhat77c14582009-10-05 15:41:58 +0530193 size = data->blocksize;
194 irqstat = esdhc_read32(&regs->irqstat);
Benoît Thébaudeaubcfb3652017-10-29 22:08:58 +0100195 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BWEN)) {
196 if (get_timer(start) > PIO_TIMEOUT) {
197 printf("\nData Write Failed in PIO Mode.");
198 return;
199 }
Dipen Dudhat77c14582009-10-05 15:41:58 +0530200 }
201 while (size && (!(irqstat & IRQSTAT_TC))) {
202 udelay(100); /* Wait before last byte transfer complete */
203 databuf = *((uint *)buffer);
204 buffer += 4;
205 size -= 4;
206 irqstat = esdhc_read32(&regs->irqstat);
207 out_le32(&regs->datport, databuf);
208 }
209 blocks--;
210 }
211 }
212}
Dipen Dudhat77c14582009-10-05 15:41:58 +0530213
Michael Walle7e48a022020-09-23 12:42:49 +0200214static void esdhc_setup_watermark_level(struct fsl_esdhc_priv *priv,
215 struct mmc_data *data)
Andy Fleming50586ef2008-10-30 16:47:16 -0500216{
Peng Fan96f04072016-03-25 14:16:56 +0800217 struct fsl_esdhc *regs = priv->esdhc_regs;
Michael Walle7e48a022020-09-23 12:42:49 +0200218 uint wml_value = data->blocksize / 4;
Andy Fleming50586ef2008-10-30 16:47:16 -0500219
220 if (data->flags & MMC_DATA_READ) {
Priyanka Jain32c8cfb2011-02-09 09:24:10 +0530221 if (wml_value > WML_RD_WML_MAX)
222 wml_value = WML_RD_WML_MAX_VAL;
Andy Fleming50586ef2008-10-30 16:47:16 -0500223
Roy Zangab467c52010-02-09 18:23:33 +0800224 esdhc_clrsetbits32(&regs->wml, WML_RD_WML_MASK, wml_value);
Andy Fleming50586ef2008-10-30 16:47:16 -0500225 } else {
Priyanka Jain32c8cfb2011-02-09 09:24:10 +0530226 if (wml_value > WML_WR_WML_MAX)
227 wml_value = WML_WR_WML_MAX_VAL;
Yangbo Lu0cc127c2019-10-31 18:54:25 +0800228
Roy Zangab467c52010-02-09 18:23:33 +0800229 esdhc_clrsetbits32(&regs->wml, WML_WR_WML_MASK,
Michael Walle7e48a022020-09-23 12:42:49 +0200230 wml_value << 16);
231 }
232}
Michael Walle7e48a022020-09-23 12:42:49 +0200233
234static void esdhc_setup_dma(struct fsl_esdhc_priv *priv, struct mmc_data *data)
235{
236 uint trans_bytes = data->blocksize * data->blocks;
237 struct fsl_esdhc *regs = priv->esdhc_regs;
Michael Walle361a4222020-10-12 10:07:14 +0200238 phys_addr_t adma_addr;
Michael Walle7e48a022020-09-23 12:42:49 +0200239 void *buf;
240
241 if (data->flags & MMC_DATA_WRITE)
242 buf = (void *)data->src;
243 else
244 buf = data->dest;
245
246 priv->dma_addr = dma_map_single(buf, trans_bytes,
247 mmc_get_dma_dir(data));
Michael Walle361a4222020-10-12 10:07:14 +0200248
249 if (IS_ENABLED(CONFIG_FSL_ESDHC_SUPPORT_ADMA2) &&
250 priv->adma_desc_table) {
251 debug("Using ADMA2\n");
252 /* prefer ADMA2 if it is available */
253 sdhci_prepare_adma_table(priv->adma_desc_table, data,
254 priv->dma_addr);
255
256 adma_addr = virt_to_phys(priv->adma_desc_table);
257 esdhc_write32(&regs->adsaddrl, lower_32_bits(adma_addr));
258 if (IS_ENABLED(CONFIG_DMA_ADDR_T_64BIT))
259 esdhc_write32(&regs->adsaddrh, upper_32_bits(adma_addr));
260 esdhc_clrsetbits32(&regs->proctl, PROCTL_DMAS_MASK,
261 PROCTL_DMAS_ADMA2);
262 } else {
263 debug("Using SDMA\n");
264 if (upper_32_bits(priv->dma_addr))
265 printf("Cannot use 64 bit addresses with SDMA\n");
266 esdhc_write32(&regs->dsaddr, lower_32_bits(priv->dma_addr));
267 esdhc_clrsetbits32(&regs->proctl, PROCTL_DMAS_MASK,
268 PROCTL_DMAS_SDMA);
269 }
270
Michael Walle7e48a022020-09-23 12:42:49 +0200271 esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
272}
273
274static int esdhc_setup_data(struct fsl_esdhc_priv *priv, struct mmc *mmc,
275 struct mmc_data *data)
276{
277 int timeout;
278 bool is_write = data->flags & MMC_DATA_WRITE;
279 struct fsl_esdhc *regs = priv->esdhc_regs;
280
281 if (is_write && !(esdhc_read32(&regs->prsstat) & PRSSTAT_WPSPL)) {
282 printf("Can not write to locked SD card.\n");
283 return -EINVAL;
Andy Fleming50586ef2008-10-30 16:47:16 -0500284 }
285
Michael Walle52faec32020-10-12 10:07:13 +0200286 if (IS_ENABLED(CONFIG_SYS_FSL_ESDHC_USE_PIO))
287 esdhc_setup_watermark_level(priv, data);
288 else
289 esdhc_setup_dma(priv, data);
Andy Fleming50586ef2008-10-30 16:47:16 -0500290
291 /* Calculate the timeout period for data transactions */
Priyanka Jainb71ea332011-03-03 09:18:56 +0530292 /*
293 * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
294 * 2)Timeout period should be minimum 0.250sec as per SD Card spec
295 * So, Number of SD Clock cycles for 0.25sec should be minimum
296 * (SD Clock/sec * 0.25 sec) SD Clock cycles
Andrew Gabbasovfb823982014-03-24 02:40:41 -0500297 * = (mmc->clock * 1/4) SD Clock cycles
Priyanka Jainb71ea332011-03-03 09:18:56 +0530298 * As 1) >= 2)
Andrew Gabbasovfb823982014-03-24 02:40:41 -0500299 * => (2^(timeout+13)) >= mmc->clock * 1/4
Priyanka Jainb71ea332011-03-03 09:18:56 +0530300 * Taking log2 both the sides
Andrew Gabbasovfb823982014-03-24 02:40:41 -0500301 * => timeout + 13 >= log2(mmc->clock/4)
Priyanka Jainb71ea332011-03-03 09:18:56 +0530302 * Rounding up to next power of 2
Andrew Gabbasovfb823982014-03-24 02:40:41 -0500303 * => timeout + 13 = log2(mmc->clock/4) + 1
304 * => timeout + 13 = fls(mmc->clock/4)
Yangbo Lue978a312015-12-30 14:19:30 +0800305 *
306 * However, the MMC spec "It is strongly recommended for hosts to
307 * implement more than 500ms timeout value even if the card
308 * indicates the 250ms maximum busy length." Even the previous
309 * value of 300ms is known to be insufficient for some cards.
310 * So, we use
311 * => timeout + 13 = fls(mmc->clock/2)
Priyanka Jainb71ea332011-03-03 09:18:56 +0530312 */
Yangbo Lue978a312015-12-30 14:19:30 +0800313 timeout = fls(mmc->clock/2);
Andy Fleming50586ef2008-10-30 16:47:16 -0500314 timeout -= 13;
315
316 if (timeout > 14)
317 timeout = 14;
318
319 if (timeout < 0)
320 timeout = 0;
321
Michael Walle52faec32020-10-12 10:07:13 +0200322 if (IS_ENABLED(CONFIG_SYS_FSL_ERRATUM_ESDHC_A001) &&
323 (timeout == 4 || timeout == 8 || timeout == 12))
Kumar Gala5103a032011-01-29 15:36:10 -0600324 timeout++;
Kumar Gala5103a032011-01-29 15:36:10 -0600325
Michael Walle52faec32020-10-12 10:07:13 +0200326 if (IS_ENABLED(ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE))
327 timeout = 0xE;
328
Stefano Babicc67bee12010-02-05 15:11:27 +0100329 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
Andy Fleming50586ef2008-10-30 16:47:16 -0500330
331 return 0;
332}
333
Andy Fleming50586ef2008-10-30 16:47:16 -0500334/*
335 * Sends a command out on the bus. Takes the mmc pointer,
336 * a command pointer, and an optional data pointer.
337 */
Simon Glass9586aa62017-07-29 11:35:18 -0600338static int esdhc_send_cmd_common(struct fsl_esdhc_priv *priv, struct mmc *mmc,
339 struct mmc_cmd *cmd, struct mmc_data *data)
Andy Fleming50586ef2008-10-30 16:47:16 -0500340{
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500341 int err = 0;
Andy Fleming50586ef2008-10-30 16:47:16 -0500342 uint xfertyp;
343 uint irqstat;
Peng Fan51313b42018-01-21 19:00:24 +0800344 u32 flags = IRQSTAT_CC | IRQSTAT_CTOE;
Peng Fan96f04072016-03-25 14:16:56 +0800345 struct fsl_esdhc *regs = priv->esdhc_regs;
Fabio Estevam29c2edb2018-11-19 10:31:53 -0200346 unsigned long start;
Andy Fleming50586ef2008-10-30 16:47:16 -0500347
Michael Walle52faec32020-10-12 10:07:13 +0200348 if (IS_ENABLED(CONFIG_SYS_FSL_ERRATUM_ESDHC111) &&
349 cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
Jerry Huangd621da02011-01-06 23:42:19 -0600350 return 0;
Jerry Huangd621da02011-01-06 23:42:19 -0600351
Stefano Babicc67bee12010-02-05 15:11:27 +0100352 esdhc_write32(&regs->irqstat, -1);
Andy Fleming50586ef2008-10-30 16:47:16 -0500353
354 sync();
355
356 /* Wait for the bus to be idle */
Stefano Babicc67bee12010-02-05 15:11:27 +0100357 while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
358 (esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
359 ;
Andy Fleming50586ef2008-10-30 16:47:16 -0500360
Stefano Babicc67bee12010-02-05 15:11:27 +0100361 while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
362 ;
Andy Fleming50586ef2008-10-30 16:47:16 -0500363
364 /* Wait at least 8 SD clock cycles before the next command */
365 /*
366 * Note: This is way more than 8 cycles, but 1ms seems to
367 * resolve timing issues with some cards
368 */
369 udelay(1000);
370
371 /* Set up for a data transfer if we have one */
372 if (data) {
Simon Glass09b465f2017-07-29 11:35:17 -0600373 err = esdhc_setup_data(priv, mmc, data);
Andy Fleming50586ef2008-10-30 16:47:16 -0500374 if(err)
375 return err;
376 }
377
378 /* Figure out the transfer arguments */
379 xfertyp = esdhc_xfertyp(cmd, data);
380
Andrew Gabbasov01b77352013-06-11 10:34:22 -0500381 /* Mask all irqs */
382 esdhc_write32(&regs->irqsigen, 0);
383
Andy Fleming50586ef2008-10-30 16:47:16 -0500384 /* Send the command */
Stefano Babicc67bee12010-02-05 15:11:27 +0100385 esdhc_write32(&regs->cmdarg, cmd->cmdarg);
386 esdhc_write32(&regs->xfertyp, xfertyp);
Dirk Behme7a5b8022012-03-26 03:13:05 +0000387
Yangbo Lub1a42472020-09-01 16:58:01 +0800388 if (cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK ||
389 cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200)
390 flags = IRQSTAT_BRR;
391
Andy Fleming50586ef2008-10-30 16:47:16 -0500392 /* Wait for the command to complete */
Fabio Estevam29c2edb2018-11-19 10:31:53 -0200393 start = get_timer(0);
394 while (!(esdhc_read32(&regs->irqstat) & flags)) {
395 if (get_timer(start) > 1000) {
396 err = -ETIMEDOUT;
397 goto out;
398 }
399 }
Andy Fleming50586ef2008-10-30 16:47:16 -0500400
Stefano Babicc67bee12010-02-05 15:11:27 +0100401 irqstat = esdhc_read32(&regs->irqstat);
Andy Fleming50586ef2008-10-30 16:47:16 -0500402
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500403 if (irqstat & CMD_ERR) {
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900404 err = -ECOMM;
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500405 goto out;
Dirk Behme7a5b8022012-03-26 03:13:05 +0000406 }
407
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500408 if (irqstat & IRQSTAT_CTOE) {
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900409 err = -ETIMEDOUT;
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500410 goto out;
411 }
Andy Fleming50586ef2008-10-30 16:47:16 -0500412
Dirk Behme7a5b8022012-03-26 03:13:05 +0000413 /* Workaround for ESDHC errata ENGcm03648 */
414 if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
Yangbo Lu253d5bd2015-04-15 10:13:12 +0800415 int timeout = 6000;
Dirk Behme7a5b8022012-03-26 03:13:05 +0000416
Yangbo Lu253d5bd2015-04-15 10:13:12 +0800417 /* Poll on DATA0 line for cmd with busy signal for 600 ms */
Dirk Behme7a5b8022012-03-26 03:13:05 +0000418 while (timeout > 0 && !(esdhc_read32(&regs->prsstat) &
419 PRSSTAT_DAT0)) {
420 udelay(100);
421 timeout--;
422 }
423
424 if (timeout <= 0) {
425 printf("Timeout waiting for DAT0 to go high!\n");
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900426 err = -ETIMEDOUT;
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500427 goto out;
Dirk Behme7a5b8022012-03-26 03:13:05 +0000428 }
429 }
430
Andy Fleming50586ef2008-10-30 16:47:16 -0500431 /* Copy the response to the response buffer */
432 if (cmd->resp_type & MMC_RSP_136) {
433 u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
434
Stefano Babicc67bee12010-02-05 15:11:27 +0100435 cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
436 cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
437 cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
438 cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
Rabin Vincent998be3d2009-04-05 13:30:56 +0530439 cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
440 cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
441 cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
442 cmd->response[3] = (cmdrsp0 << 8);
Andy Fleming50586ef2008-10-30 16:47:16 -0500443 } else
Stefano Babicc67bee12010-02-05 15:11:27 +0100444 cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
Andy Fleming50586ef2008-10-30 16:47:16 -0500445
446 /* Wait until all of the blocks are transferred */
447 if (data) {
Michael Walle52faec32020-10-12 10:07:13 +0200448 if (IS_ENABLED(CONFIG_SYS_FSL_ESDHC_USE_PIO)) {
449 esdhc_pio_read_write(priv, data);
450 } else {
451 flags = DATA_COMPLETE;
452 if (cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK ||
453 cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200)
454 flags = IRQSTAT_BRR;
Yangbo Lub1a42472020-09-01 16:58:01 +0800455
Michael Walle52faec32020-10-12 10:07:13 +0200456 do {
457 irqstat = esdhc_read32(&regs->irqstat);
Andy Fleming50586ef2008-10-30 16:47:16 -0500458
Michael Walle52faec32020-10-12 10:07:13 +0200459 if (irqstat & IRQSTAT_DTOE) {
460 err = -ETIMEDOUT;
461 goto out;
462 }
Frans Meulenbroeks63fb5a72010-07-31 04:45:18 +0000463
Michael Walle52faec32020-10-12 10:07:13 +0200464 if (irqstat & DATA_ERR) {
465 err = -ECOMM;
466 goto out;
467 }
468 } while ((irqstat & flags) != flags);
Ye.Li71689772014-02-20 18:00:57 +0800469
Michael Walle52faec32020-10-12 10:07:13 +0200470 /*
471 * Need invalidate the dcache here again to avoid any
472 * cache-fill during the DMA operations such as the
473 * speculative pre-fetching etc.
474 */
475 dma_unmap_single(priv->dma_addr,
476 data->blocks * data->blocksize,
477 mmc_get_dma_dir(data));
478 }
Andy Fleming50586ef2008-10-30 16:47:16 -0500479 }
480
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500481out:
482 /* Reset CMD and DATA portions on error */
483 if (err) {
484 esdhc_write32(&regs->sysctl, esdhc_read32(&regs->sysctl) |
485 SYSCTL_RSTC);
486 while (esdhc_read32(&regs->sysctl) & SYSCTL_RSTC)
487 ;
488
489 if (data) {
490 esdhc_write32(&regs->sysctl,
491 esdhc_read32(&regs->sysctl) |
492 SYSCTL_RSTD);
493 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTD))
494 ;
495 }
496 }
497
Stefano Babicc67bee12010-02-05 15:11:27 +0100498 esdhc_write32(&regs->irqstat, -1);
Andy Fleming50586ef2008-10-30 16:47:16 -0500499
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500500 return err;
Andy Fleming50586ef2008-10-30 16:47:16 -0500501}
502
Simon Glass09b465f2017-07-29 11:35:17 -0600503static void set_sysctl(struct fsl_esdhc_priv *priv, struct mmc *mmc, uint clock)
Andy Fleming50586ef2008-10-30 16:47:16 -0500504{
Benoît Thébaudeaub9b4f142018-01-16 22:44:18 +0100505 struct fsl_esdhc *regs = priv->esdhc_regs;
Benoît Thébaudeau4f425282017-05-03 11:59:03 +0200506 int div = 1;
Benoît Thébaudeau4f425282017-05-03 11:59:03 +0200507 int pre_div = 2;
Yinbo Zhu6f883e52019-07-16 15:09:11 +0800508 unsigned int sdhc_clk = priv->sdhc_clk;
509 u32 time_out;
510 u32 value;
Andy Fleming50586ef2008-10-30 16:47:16 -0500511 uint clk;
512
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200513 if (clock < mmc->cfg->f_min)
514 clock = mmc->cfg->f_min;
Stefano Babicc67bee12010-02-05 15:11:27 +0100515
Yangbo Lu5d336d12019-10-21 18:09:09 +0800516 while (sdhc_clk / (16 * pre_div) > clock && pre_div < 256)
Lukasz Majewskib6a04272019-05-07 17:47:28 +0200517 pre_div *= 2;
Andy Fleming50586ef2008-10-30 16:47:16 -0500518
Yangbo Lu5d336d12019-10-21 18:09:09 +0800519 while (sdhc_clk / (div * pre_div) > clock && div < 16)
Lukasz Majewskib6a04272019-05-07 17:47:28 +0200520 div++;
Andy Fleming50586ef2008-10-30 16:47:16 -0500521
Michael Wallebd7b8502021-03-17 15:01:36 +0100522 if (IS_ENABLED(CONFIG_SYS_FSL_ERRATUM_A011334) &&
523 clock == 200000000 && mmc->selected_mode == MMC_HS_400) {
524 u32 div_ratio = pre_div * div;
525
526 if (div_ratio <= 4) {
527 pre_div = 4;
528 div = 1;
529 } else if (div_ratio <= 8) {
530 pre_div = 4;
531 div = 2;
532 } else if (div_ratio <= 12) {
533 pre_div = 4;
534 div = 3;
535 } else {
536 printf("unsupported clock division.\n");
537 }
538 }
539
Yangbo Lu30f64442020-09-01 16:58:06 +0800540 mmc->clock = sdhc_clk / pre_div / div;
541 priv->clock = mmc->clock;
542
Benoît Thébaudeau4f425282017-05-03 11:59:03 +0200543 pre_div >>= 1;
Andy Fleming50586ef2008-10-30 16:47:16 -0500544 div -= 1;
545
546 clk = (pre_div << 8) | (div << 4);
547
Kumar Galacc4d1222010-03-18 15:51:05 -0500548 esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
Stefano Babicc67bee12010-02-05 15:11:27 +0100549
550 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
Andy Fleming50586ef2008-10-30 16:47:16 -0500551
Yinbo Zhu6f883e52019-07-16 15:09:11 +0800552 time_out = 20;
553 value = PRSSTAT_SDSTB;
554 while (!(esdhc_read32(&regs->prsstat) & value)) {
555 if (time_out == 0) {
556 printf("fsl_esdhc: Internal clock never stabilised.\n");
557 break;
558 }
559 time_out--;
560 mdelay(1);
561 }
Andy Fleming50586ef2008-10-30 16:47:16 -0500562
Eric Nelsonf0b5f232015-12-04 12:32:48 -0700563 esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_CKEN);
Andy Fleming50586ef2008-10-30 16:47:16 -0500564}
565
Simon Glass09b465f2017-07-29 11:35:17 -0600566static void esdhc_clock_control(struct fsl_esdhc_priv *priv, bool enable)
Yangbo Lu2d9ca2c2015-04-22 13:57:40 +0800567{
Peng Fan96f04072016-03-25 14:16:56 +0800568 struct fsl_esdhc *regs = priv->esdhc_regs;
Yangbo Lu2d9ca2c2015-04-22 13:57:40 +0800569 u32 value;
570 u32 time_out;
571
572 value = esdhc_read32(&regs->sysctl);
573
574 if (enable)
575 value |= SYSCTL_CKEN;
576 else
577 value &= ~SYSCTL_CKEN;
578
579 esdhc_write32(&regs->sysctl, value);
580
581 time_out = 20;
582 value = PRSSTAT_SDSTB;
583 while (!(esdhc_read32(&regs->prsstat) & value)) {
584 if (time_out == 0) {
585 printf("fsl_esdhc: Internal clock never stabilised.\n");
586 break;
587 }
588 time_out--;
589 mdelay(1);
590 }
591}
Yangbo Lu2d9ca2c2015-04-22 13:57:40 +0800592
Yangbo Ludb8f9362020-09-01 16:58:05 +0800593static void esdhc_flush_async_fifo(struct fsl_esdhc_priv *priv)
594{
595 struct fsl_esdhc *regs = priv->esdhc_regs;
596 u32 time_out;
597
598 esdhc_setbits32(&regs->esdhcctl, ESDHCCTL_FAF);
599
600 time_out = 20;
601 while (esdhc_read32(&regs->esdhcctl) & ESDHCCTL_FAF) {
602 if (time_out == 0) {
603 printf("fsl_esdhc: Flush asynchronous FIFO timeout.\n");
604 break;
605 }
606 time_out--;
607 mdelay(1);
608 }
609}
610
611static void esdhc_tuning_block_enable(struct fsl_esdhc_priv *priv,
612 bool en)
613{
614 struct fsl_esdhc *regs = priv->esdhc_regs;
615
616 esdhc_clock_control(priv, false);
617 esdhc_flush_async_fifo(priv);
618 if (en)
619 esdhc_setbits32(&regs->tbctl, TBCTL_TB_EN);
620 else
621 esdhc_clrbits32(&regs->tbctl, TBCTL_TB_EN);
622 esdhc_clock_control(priv, true);
623}
624
625static void esdhc_exit_hs400(struct fsl_esdhc_priv *priv)
626{
627 struct fsl_esdhc *regs = priv->esdhc_regs;
628
629 esdhc_clrbits32(&regs->sdtimingctl, FLW_CTL_BG);
630 esdhc_clrbits32(&regs->sdclkctl, CMD_CLK_CTL);
631
632 esdhc_clock_control(priv, false);
633 esdhc_clrbits32(&regs->tbctl, HS400_MODE);
634 esdhc_clock_control(priv, true);
635
636 esdhc_clrbits32(&regs->dllcfg0, DLL_FREQ_SEL | DLL_ENABLE);
637 esdhc_clrbits32(&regs->tbctl, HS400_WNDW_ADJUST);
638
639 esdhc_tuning_block_enable(priv, false);
640}
641
Yangbo Lu8ee802f2020-10-20 11:04:52 +0800642static int esdhc_set_timing(struct fsl_esdhc_priv *priv, enum bus_mode mode)
Yangbo Lub1a42472020-09-01 16:58:01 +0800643{
644 struct fsl_esdhc *regs = priv->esdhc_regs;
Yangbo Lu8ee802f2020-10-20 11:04:52 +0800645 ulong start;
646 u32 val;
Yangbo Lub1a42472020-09-01 16:58:01 +0800647
Yangbo Ludb8f9362020-09-01 16:58:05 +0800648 /* Exit HS400 mode before setting any other mode */
649 if (esdhc_read32(&regs->tbctl) & HS400_MODE &&
650 mode != MMC_HS_400)
651 esdhc_exit_hs400(priv);
652
Yangbo Lub1a42472020-09-01 16:58:01 +0800653 esdhc_clock_control(priv, false);
654
655 if (mode == MMC_HS_200)
656 esdhc_clrsetbits32(&regs->autoc12err, UHSM_MASK,
657 UHSM_SDR104_HS200);
Yangbo Ludb8f9362020-09-01 16:58:05 +0800658 if (mode == MMC_HS_400) {
659 esdhc_setbits32(&regs->tbctl, HS400_MODE);
660 esdhc_setbits32(&regs->sdclkctl, CMD_CLK_CTL);
661 esdhc_clock_control(priv, true);
Yangbo Lub1a42472020-09-01 16:58:01 +0800662
Yangbo Lu78804de2020-09-01 16:58:07 +0800663 if (priv->clock == 200000000)
664 esdhc_setbits32(&regs->dllcfg0, DLL_FREQ_SEL);
665
666 esdhc_setbits32(&regs->dllcfg0, DLL_ENABLE);
Yangbo Lu8ee802f2020-10-20 11:04:52 +0800667
668 esdhc_setbits32(&regs->dllcfg0, DLL_RESET);
669 udelay(1);
670 esdhc_clrbits32(&regs->dllcfg0, DLL_RESET);
671
672 start = get_timer(0);
673 val = DLL_STS_SLV_LOCK;
674 while (!(esdhc_read32(&regs->dllstat0) & val)) {
675 if (get_timer(start) > 1000) {
676 printf("fsl_esdhc: delay chain lock timeout\n");
677 return -ETIMEDOUT;
678 }
679 }
680
Yangbo Ludb8f9362020-09-01 16:58:05 +0800681 esdhc_setbits32(&regs->tbctl, HS400_WNDW_ADJUST);
682
683 esdhc_clock_control(priv, false);
684 esdhc_flush_async_fifo(priv);
685 }
Yangbo Lub1a42472020-09-01 16:58:01 +0800686 esdhc_clock_control(priv, true);
Yangbo Lu8ee802f2020-10-20 11:04:52 +0800687 return 0;
Yangbo Lub1a42472020-09-01 16:58:01 +0800688}
689
Simon Glass9586aa62017-07-29 11:35:18 -0600690static int esdhc_set_ios_common(struct fsl_esdhc_priv *priv, struct mmc *mmc)
Andy Fleming50586ef2008-10-30 16:47:16 -0500691{
Peng Fan96f04072016-03-25 14:16:56 +0800692 struct fsl_esdhc *regs = priv->esdhc_regs;
Yangbo Lu8ee802f2020-10-20 11:04:52 +0800693 int ret;
Andy Fleming50586ef2008-10-30 16:47:16 -0500694
Yangbo Luf1bce082019-12-19 18:59:30 +0800695 if (priv->is_sdhc_per_clk) {
696 /* Select to use peripheral clock */
697 esdhc_clock_control(priv, false);
698 esdhc_setbits32(&regs->esdhcctl, ESDHCCTL_PCS);
699 esdhc_clock_control(priv, true);
700 }
701
Yangbo Ludb8f9362020-09-01 16:58:05 +0800702 if (mmc->selected_mode == MMC_HS_400)
703 esdhc_tuning_block_enable(priv, true);
704
Andy Fleming50586ef2008-10-30 16:47:16 -0500705 /* Set the clock speed */
Peng Fan51313b42018-01-21 19:00:24 +0800706 if (priv->clock != mmc->clock)
707 set_sysctl(priv, mmc, mmc->clock);
708
Yangbo Lub1a42472020-09-01 16:58:01 +0800709 /* Set timing */
Yangbo Lu8ee802f2020-10-20 11:04:52 +0800710 ret = esdhc_set_timing(priv, mmc->selected_mode);
711 if (ret)
712 return ret;
Yangbo Lub1a42472020-09-01 16:58:01 +0800713
Andy Fleming50586ef2008-10-30 16:47:16 -0500714 /* Set the bus width */
Stefano Babicc67bee12010-02-05 15:11:27 +0100715 esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
Andy Fleming50586ef2008-10-30 16:47:16 -0500716
717 if (mmc->bus_width == 4)
Stefano Babicc67bee12010-02-05 15:11:27 +0100718 esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
Andy Fleming50586ef2008-10-30 16:47:16 -0500719 else if (mmc->bus_width == 8)
Stefano Babicc67bee12010-02-05 15:11:27 +0100720 esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);
721
Jaehoon Chung07b0b9c2016-12-30 15:30:16 +0900722 return 0;
Andy Fleming50586ef2008-10-30 16:47:16 -0500723}
724
Rasmus Villemoesede28222020-01-30 12:06:45 +0000725static void esdhc_enable_cache_snooping(struct fsl_esdhc *regs)
726{
727#ifdef CONFIG_ARCH_MPC830X
728 immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
729 sysconf83xx_t *sysconf = &immr->sysconf;
730
731 setbits_be32(&sysconf->sdhccr, 0x02000000);
732#else
733 esdhc_write32(&regs->esdhcctl, 0x00000040);
734#endif
735}
736
Simon Glass9586aa62017-07-29 11:35:18 -0600737static int esdhc_init_common(struct fsl_esdhc_priv *priv, struct mmc *mmc)
Andy Fleming50586ef2008-10-30 16:47:16 -0500738{
Peng Fan96f04072016-03-25 14:16:56 +0800739 struct fsl_esdhc *regs = priv->esdhc_regs;
Simon Glass201e8282017-07-29 11:35:20 -0600740 ulong start;
Andy Fleming50586ef2008-10-30 16:47:16 -0500741
Stefano Babicc67bee12010-02-05 15:11:27 +0100742 /* Reset the entire host controller */
Dirk Behmea61da722013-07-15 15:44:29 +0200743 esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
Stefano Babicc67bee12010-02-05 15:11:27 +0100744
745 /* Wait until the controller is available */
Simon Glass201e8282017-07-29 11:35:20 -0600746 start = get_timer(0);
747 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA)) {
748 if (get_timer(start) > 1000)
749 return -ETIMEDOUT;
750 }
Stefano Babicc67bee12010-02-05 15:11:27 +0100751
Yangbo Lu1b5f0ba2020-09-01 16:58:02 +0800752 /* Clean TBCTL[TB_EN] which is not able to be reset by reset all */
753 esdhc_clrbits32(&regs->tbctl, TBCTL_TB_EN);
754
Rasmus Villemoesede28222020-01-30 12:06:45 +0000755 esdhc_enable_cache_snooping(regs);
P.V.Suresh2c1764e2010-12-04 10:37:23 +0530756
Dirk Behmea61da722013-07-15 15:44:29 +0200757 esdhc_setbits32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
Andy Fleming50586ef2008-10-30 16:47:16 -0500758
759 /* Set the initial clock speed */
Yangbo Lu263ddfc2020-10-20 11:04:51 +0800760 set_sysctl(priv, mmc, 400000);
Andy Fleming50586ef2008-10-30 16:47:16 -0500761
762 /* Disable the BRR and BWR bits in IRQSTAT */
Stefano Babicc67bee12010-02-05 15:11:27 +0100763 esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
Andy Fleming50586ef2008-10-30 16:47:16 -0500764
765 /* Put the PROCTL reg back to the default */
Stefano Babicc67bee12010-02-05 15:11:27 +0100766 esdhc_write32(&regs->proctl, PROCTL_INIT);
Andy Fleming50586ef2008-10-30 16:47:16 -0500767
Stefano Babicc67bee12010-02-05 15:11:27 +0100768 /* Set timout to the maximum value */
769 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
Andy Fleming50586ef2008-10-30 16:47:16 -0500770
Michael Walled3b745f2021-03-17 15:01:37 +0100771 if (IS_ENABLED(CONFIG_SYS_FSL_ESDHC_UNRELIABLE_PULSE_DETECTION_WORKAROUND))
772 esdhc_clrbits32(&regs->dllcfg1, DLL_PD_PULSE_STRETCH_SEL);
773
Thierry Redingd48d2e22012-01-02 01:15:38 +0000774 return 0;
775}
Andy Fleming50586ef2008-10-30 16:47:16 -0500776
Simon Glass9586aa62017-07-29 11:35:18 -0600777static int esdhc_getcd_common(struct fsl_esdhc_priv *priv)
Thierry Redingd48d2e22012-01-02 01:15:38 +0000778{
Peng Fan96f04072016-03-25 14:16:56 +0800779 struct fsl_esdhc *regs = priv->esdhc_regs;
Stefano Babicc67bee12010-02-05 15:11:27 +0100780
Haijun.Zhangf7e27cc2014-01-10 13:52:17 +0800781#ifdef CONFIG_ESDHC_DETECT_QUIRK
782 if (CONFIG_ESDHC_DETECT_QUIRK)
783 return 1;
784#endif
Yangbo Lu9abf6482020-05-19 11:06:43 +0800785 if (esdhc_read32(&regs->prsstat) & PRSSTAT_CINS)
786 return 1;
Thierry Redingd48d2e22012-01-02 01:15:38 +0000787
Yangbo Lu9abf6482020-05-19 11:06:43 +0800788 return 0;
Andy Fleming50586ef2008-10-30 16:47:16 -0500789}
790
Yangbo Lu57059732019-10-31 18:54:23 +0800791static void fsl_esdhc_get_cfg_common(struct fsl_esdhc_priv *priv,
792 struct mmc_config *cfg)
Andy Fleming50586ef2008-10-30 16:47:16 -0500793{
Yangbo Lu57059732019-10-31 18:54:23 +0800794 struct fsl_esdhc *regs = priv->esdhc_regs;
Yangbo Lu5b05fc02019-10-31 18:54:21 +0800795 u32 caps;
Andy Fleming50586ef2008-10-30 16:47:16 -0500796
Wang Huan19060bd2014-09-05 13:52:40 +0800797 caps = esdhc_read32(&regs->hostcapblt);
Michael Walle52faec32020-10-12 10:07:13 +0200798 if (IS_ENABLED(CONFIG_SYS_FSL_ERRATUM_ESDHC135))
799 caps &= ~(HOSTCAPBLT_SRS | HOSTCAPBLT_VS18 | HOSTCAPBLT_VS30);
800 if (IS_ENABLED(CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33))
801 caps |= HOSTCAPBLT_VS33;
Yangbo Lu5b05fc02019-10-31 18:54:21 +0800802 if (caps & HOSTCAPBLT_VS18)
803 cfg->voltages |= MMC_VDD_165_195;
804 if (caps & HOSTCAPBLT_VS30)
805 cfg->voltages |= MMC_VDD_29_30 | MMC_VDD_30_31;
806 if (caps & HOSTCAPBLT_VS33)
807 cfg->voltages |= MMC_VDD_32_33 | MMC_VDD_33_34;
Li Yang030955c2010-11-25 17:06:09 +0000808
Simon Glasse88e1d92017-07-29 11:35:21 -0600809 cfg->name = "FSL_SDHC";
Abbas Razaaad46592013-03-25 09:13:34 +0000810
Yangbo Lu5b05fc02019-10-31 18:54:21 +0800811 if (caps & HOSTCAPBLT_HSS)
Simon Glasse88e1d92017-07-29 11:35:21 -0600812 cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
Andy Fleming50586ef2008-10-30 16:47:16 -0500813
Simon Glasse88e1d92017-07-29 11:35:21 -0600814 cfg->f_min = 400000;
Peng Fan51313b42018-01-21 19:00:24 +0800815 cfg->f_max = min(priv->sdhc_clk, (u32)200000000);
Simon Glasse88e1d92017-07-29 11:35:21 -0600816 cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
Peng Fan96f04072016-03-25 14:16:56 +0800817}
818
Stefano Babicc67bee12010-02-05 15:11:27 +0100819#ifdef CONFIG_OF_LIBFDT
Yangbo Lufce1e162017-01-17 10:43:54 +0800820__weak int esdhc_status_fixup(void *blob, const char *compat)
821{
Michael Walle52faec32020-10-12 10:07:13 +0200822 if (IS_ENABLED(CONFIG_FSL_ESDHC_PIN_MUX) && !hwconfig("esdhc")) {
Yangbo Lufce1e162017-01-17 10:43:54 +0800823 do_fixup_by_compat(blob, compat, "status", "disabled",
824 sizeof("disabled"), 1);
825 return 1;
826 }
Michael Walle52faec32020-10-12 10:07:13 +0200827
Yangbo Lufce1e162017-01-17 10:43:54 +0800828 return 0;
829}
830
Yangbo Luc927d652020-05-19 11:06:44 +0800831
Michael Walle52faec32020-10-12 10:07:13 +0200832#if CONFIG_IS_ENABLED(DM_MMC)
833static int fsl_esdhc_get_cd(struct udevice *dev);
Yangbo Luc927d652020-05-19 11:06:44 +0800834static void esdhc_disable_for_no_card(void *blob)
835{
836 struct udevice *dev;
837
838 for (uclass_first_device(UCLASS_MMC, &dev);
839 dev;
840 uclass_next_device(&dev)) {
841 char esdhc_path[50];
842
843 if (fsl_esdhc_get_cd(dev))
844 continue;
845
846 snprintf(esdhc_path, sizeof(esdhc_path), "/soc/esdhc@%lx",
847 (unsigned long)dev_read_addr(dev));
848 do_fixup_by_path(blob, esdhc_path, "status", "disabled",
849 sizeof("disabled"), 1);
850 }
851}
Michael Walle52faec32020-10-12 10:07:13 +0200852#else
853static void esdhc_disable_for_no_card(void *blob)
854{
855}
Yangbo Luc927d652020-05-19 11:06:44 +0800856#endif
857
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +0900858void fdt_fixup_esdhc(void *blob, struct bd_info *bd)
Anton Vorontsovb33433a2009-06-10 00:25:29 +0400859{
860 const char *compat = "fsl,esdhc";
Anton Vorontsovb33433a2009-06-10 00:25:29 +0400861
Yangbo Lufce1e162017-01-17 10:43:54 +0800862 if (esdhc_status_fixup(blob, compat))
Chenhui Zhaoa6da8b82011-01-04 17:23:05 +0800863 return;
Michael Walle52faec32020-10-12 10:07:13 +0200864
865 if (IS_ENABLED(CONFIG_FSL_ESDHC_33V_IO_RELIABILITY_WORKAROUND))
866 esdhc_disable_for_no_card(blob);
867
Anton Vorontsovb33433a2009-06-10 00:25:29 +0400868 do_fixup_by_compat_u32(blob, compat, "clock-frequency",
Simon Glasse9adeca2012-12-13 20:49:05 +0000869 gd->arch.sdhc_clk, 1);
Anton Vorontsovb33433a2009-06-10 00:25:29 +0400870}
Stefano Babicc67bee12010-02-05 15:11:27 +0100871#endif
Peng Fan96f04072016-03-25 14:16:56 +0800872
Yangbo Lu61870472019-10-31 18:54:26 +0800873#if !CONFIG_IS_ENABLED(DM_MMC)
874static int esdhc_getcd(struct mmc *mmc)
875{
876 struct fsl_esdhc_priv *priv = mmc->priv;
877
878 return esdhc_getcd_common(priv);
879}
880
881static int esdhc_init(struct mmc *mmc)
882{
883 struct fsl_esdhc_priv *priv = mmc->priv;
884
885 return esdhc_init_common(priv, mmc);
886}
887
888static int esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
889 struct mmc_data *data)
890{
891 struct fsl_esdhc_priv *priv = mmc->priv;
892
893 return esdhc_send_cmd_common(priv, mmc, cmd, data);
894}
895
896static int esdhc_set_ios(struct mmc *mmc)
897{
898 struct fsl_esdhc_priv *priv = mmc->priv;
899
900 return esdhc_set_ios_common(priv, mmc);
901}
902
903static const struct mmc_ops esdhc_ops = {
904 .getcd = esdhc_getcd,
905 .init = esdhc_init,
906 .send_cmd = esdhc_send_cmd,
907 .set_ios = esdhc_set_ios,
908};
909
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +0900910int fsl_esdhc_initialize(struct bd_info *bis, struct fsl_esdhc_cfg *cfg)
Yangbo Lu61870472019-10-31 18:54:26 +0800911{
912 struct fsl_esdhc_plat *plat;
913 struct fsl_esdhc_priv *priv;
914 struct mmc_config *mmc_cfg;
915 struct mmc *mmc;
916
917 if (!cfg)
918 return -EINVAL;
919
920 priv = calloc(sizeof(struct fsl_esdhc_priv), 1);
921 if (!priv)
922 return -ENOMEM;
923 plat = calloc(sizeof(struct fsl_esdhc_plat), 1);
924 if (!plat) {
925 free(priv);
926 return -ENOMEM;
927 }
928
929 priv->esdhc_regs = (struct fsl_esdhc *)(unsigned long)(cfg->esdhc_base);
930 priv->sdhc_clk = cfg->sdhc_clk;
Yangbo Luf1bce082019-12-19 18:59:30 +0800931 if (gd->arch.sdhc_per_clk)
932 priv->is_sdhc_per_clk = true;
Yangbo Lu61870472019-10-31 18:54:26 +0800933
934 mmc_cfg = &plat->cfg;
935
936 if (cfg->max_bus_width == 8) {
937 mmc_cfg->host_caps |= MMC_MODE_1BIT | MMC_MODE_4BIT |
938 MMC_MODE_8BIT;
939 } else if (cfg->max_bus_width == 4) {
940 mmc_cfg->host_caps |= MMC_MODE_1BIT | MMC_MODE_4BIT;
941 } else if (cfg->max_bus_width == 1) {
942 mmc_cfg->host_caps |= MMC_MODE_1BIT;
943 } else {
944 mmc_cfg->host_caps |= MMC_MODE_1BIT | MMC_MODE_4BIT |
945 MMC_MODE_8BIT;
946 printf("No max bus width provided. Assume 8-bit supported.\n");
947 }
948
Michael Walle52faec32020-10-12 10:07:13 +0200949 if (IS_ENABLED(CONFIG_ESDHC_DETECT_8_BIT_QUIRK))
Yangbo Lu61870472019-10-31 18:54:26 +0800950 mmc_cfg->host_caps &= ~MMC_MODE_8BIT;
Michael Walle52faec32020-10-12 10:07:13 +0200951
Yangbo Lu61870472019-10-31 18:54:26 +0800952 mmc_cfg->ops = &esdhc_ops;
953
954 fsl_esdhc_get_cfg_common(priv, mmc_cfg);
955
956 mmc = mmc_create(mmc_cfg, priv);
957 if (!mmc)
958 return -EIO;
959
960 priv->mmc = mmc;
961 return 0;
962}
963
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +0900964int fsl_esdhc_mmc_init(struct bd_info *bis)
Yangbo Lu61870472019-10-31 18:54:26 +0800965{
966 struct fsl_esdhc_cfg *cfg;
967
968 cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1);
969 cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
Yangbo Luf1bce082019-12-19 18:59:30 +0800970 /* Prefer peripheral clock which provides higher frequency. */
971 if (gd->arch.sdhc_per_clk)
972 cfg->sdhc_clk = gd->arch.sdhc_per_clk;
973 else
974 cfg->sdhc_clk = gd->arch.sdhc_clk;
Yangbo Lu61870472019-10-31 18:54:26 +0800975 return fsl_esdhc_initialize(bis, cfg);
976}
977#else /* DM_MMC */
Peng Fan96f04072016-03-25 14:16:56 +0800978static int fsl_esdhc_probe(struct udevice *dev)
979{
980 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
Simon Glassc69cda22020-12-03 16:55:20 -0700981 struct fsl_esdhc_plat *plat = dev_get_plat(dev);
Peng Fan96f04072016-03-25 14:16:56 +0800982 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
Michael Walle361a4222020-10-12 10:07:14 +0200983 u32 caps, hostver;
Peng Fan96f04072016-03-25 14:16:56 +0800984 fdt_addr_t addr;
Simon Glass653282b2017-07-29 11:35:24 -0600985 struct mmc *mmc;
Yangbo Luc927d652020-05-19 11:06:44 +0800986 int ret;
Peng Fan96f04072016-03-25 14:16:56 +0800987
Simon Glass4aac33f2017-07-29 11:35:23 -0600988 addr = dev_read_addr(dev);
Peng Fan96f04072016-03-25 14:16:56 +0800989 if (addr == FDT_ADDR_T_NONE)
990 return -EINVAL;
Yinbo Zhub69e1d02019-04-11 11:01:50 +0000991#ifdef CONFIG_PPC
992 priv->esdhc_regs = (struct fsl_esdhc *)lower_32_bits(addr);
993#else
Peng Fan96f04072016-03-25 14:16:56 +0800994 priv->esdhc_regs = (struct fsl_esdhc *)addr;
Yinbo Zhub69e1d02019-04-11 11:01:50 +0000995#endif
Peng Fan96f04072016-03-25 14:16:56 +0800996 priv->dev = dev;
997
Michael Walle361a4222020-10-12 10:07:14 +0200998 if (IS_ENABLED(CONFIG_FSL_ESDHC_SUPPORT_ADMA2)) {
999 /*
1000 * Only newer eSDHC controllers can do ADMA2 if the ADMA flag
1001 * is set in the host capabilities register.
1002 */
1003 caps = esdhc_read32(&priv->esdhc_regs->hostcapblt);
1004 hostver = esdhc_read32(&priv->esdhc_regs->hostver);
1005 if (caps & HOSTCAPBLT_DMAS &&
1006 HOSTVER_VENDOR(hostver) > VENDOR_V_22) {
1007 priv->adma_desc_table = sdhci_adma_init();
1008 if (!priv->adma_desc_table)
1009 debug("Could not allocate ADMA tables, falling back to SDMA\n");
1010 }
1011 }
1012
Yangbo Luf1bce082019-12-19 18:59:30 +08001013 if (gd->arch.sdhc_per_clk) {
1014 priv->sdhc_clk = gd->arch.sdhc_per_clk;
1015 priv->is_sdhc_per_clk = true;
1016 } else {
1017 priv->sdhc_clk = gd->arch.sdhc_clk;
1018 }
1019
Yangbo Lu5e81cbf2019-11-12 19:28:36 +08001020 if (priv->sdhc_clk <= 0) {
1021 dev_err(dev, "Unable to get clk for %s\n", dev->name);
1022 return -EINVAL;
Peng Fan96f04072016-03-25 14:16:56 +08001023 }
1024
Yangbo Lu57059732019-10-31 18:54:23 +08001025 fsl_esdhc_get_cfg_common(priv, &plat->cfg);
Peng Fan96f04072016-03-25 14:16:56 +08001026
Yinbo Zhu6f883e52019-07-16 15:09:11 +08001027 mmc_of_parse(dev, &plat->cfg);
1028
Simon Glass653282b2017-07-29 11:35:24 -06001029 mmc = &plat->mmc;
1030 mmc->cfg = &plat->cfg;
1031 mmc->dev = dev;
Yangbo Lu66fa0352019-05-23 11:05:46 +08001032
Simon Glass653282b2017-07-29 11:35:24 -06001033 upriv->mmc = mmc;
Peng Fan96f04072016-03-25 14:16:56 +08001034
Yangbo Luc927d652020-05-19 11:06:44 +08001035 ret = esdhc_init_common(priv, mmc);
1036 if (ret)
1037 return ret;
1038
Michael Walle52faec32020-10-12 10:07:13 +02001039 if (IS_ENABLED(CONFIG_FSL_ESDHC_33V_IO_RELIABILITY_WORKAROUND) &&
1040 !fsl_esdhc_get_cd(dev))
Yangbo Luc927d652020-05-19 11:06:44 +08001041 esdhc_setbits32(&priv->esdhc_regs->proctl, PROCTL_VOLT_SEL);
Michael Walle52faec32020-10-12 10:07:13 +02001042
Yangbo Luc927d652020-05-19 11:06:44 +08001043 return 0;
Peng Fan96f04072016-03-25 14:16:56 +08001044}
1045
Simon Glass653282b2017-07-29 11:35:24 -06001046static int fsl_esdhc_get_cd(struct udevice *dev)
1047{
Simon Glassc69cda22020-12-03 16:55:20 -07001048 struct fsl_esdhc_plat *plat = dev_get_plat(dev);
Simon Glass653282b2017-07-29 11:35:24 -06001049 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1050
Yangbo Lu08197cb2019-10-31 18:54:24 +08001051 if (plat->cfg.host_caps & MMC_CAP_NONREMOVABLE)
1052 return 1;
1053
Simon Glass653282b2017-07-29 11:35:24 -06001054 return esdhc_getcd_common(priv);
1055}
1056
1057static int fsl_esdhc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
1058 struct mmc_data *data)
1059{
Simon Glassc69cda22020-12-03 16:55:20 -07001060 struct fsl_esdhc_plat *plat = dev_get_plat(dev);
Simon Glass653282b2017-07-29 11:35:24 -06001061 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1062
1063 return esdhc_send_cmd_common(priv, &plat->mmc, cmd, data);
1064}
1065
1066static int fsl_esdhc_set_ios(struct udevice *dev)
1067{
Simon Glassc69cda22020-12-03 16:55:20 -07001068 struct fsl_esdhc_plat *plat = dev_get_plat(dev);
Simon Glass653282b2017-07-29 11:35:24 -06001069 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1070
1071 return esdhc_set_ios_common(priv, &plat->mmc);
1072}
1073
Yangbo Lu1fdefd12020-09-01 16:58:00 +08001074static int fsl_esdhc_reinit(struct udevice *dev)
1075{
Simon Glassc69cda22020-12-03 16:55:20 -07001076 struct fsl_esdhc_plat *plat = dev_get_plat(dev);
Yangbo Lu1fdefd12020-09-01 16:58:00 +08001077 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1078
1079 return esdhc_init_common(priv, &plat->mmc);
1080}
1081
Yangbo Lub1a42472020-09-01 16:58:01 +08001082#ifdef MMC_SUPPORTS_TUNING
Yangbo Lub1a42472020-09-01 16:58:01 +08001083static int fsl_esdhc_execute_tuning(struct udevice *dev, uint32_t opcode)
1084{
Simon Glassc69cda22020-12-03 16:55:20 -07001085 struct fsl_esdhc_plat *plat = dev_get_plat(dev);
Yangbo Lub1a42472020-09-01 16:58:01 +08001086 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1087 struct fsl_esdhc *regs = priv->esdhc_regs;
Michael Wallebd7b8502021-03-17 15:01:36 +01001088 struct mmc *mmc = &plat->mmc;
Yangbo Lub1a42472020-09-01 16:58:01 +08001089 u32 val, irqstaten;
1090 int i;
1091
Michael Wallebd7b8502021-03-17 15:01:36 +01001092 if (IS_ENABLED(CONFIG_SYS_FSL_ERRATUM_A011334) &&
1093 plat->mmc.hs400_tuning)
1094 set_sysctl(priv, mmc, mmc->clock);
1095
Yangbo Lub1a42472020-09-01 16:58:01 +08001096 esdhc_tuning_block_enable(priv, true);
1097 esdhc_setbits32(&regs->autoc12err, EXECUTE_TUNING);
1098
1099 irqstaten = esdhc_read32(&regs->irqstaten);
1100 esdhc_write32(&regs->irqstaten, IRQSTATEN_BRR);
1101
1102 for (i = 0; i < MAX_TUNING_LOOP; i++) {
Michael Wallebd7b8502021-03-17 15:01:36 +01001103 mmc_send_tuning(mmc, opcode, NULL);
Yangbo Lub1a42472020-09-01 16:58:01 +08001104 mdelay(1);
1105
1106 val = esdhc_read32(&regs->autoc12err);
1107 if (!(val & EXECUTE_TUNING)) {
1108 if (val & SMPCLKSEL)
1109 break;
1110 }
1111 }
1112
1113 esdhc_write32(&regs->irqstaten, irqstaten);
1114
Yangbo Ludb8f9362020-09-01 16:58:05 +08001115 if (i != MAX_TUNING_LOOP) {
1116 if (plat->mmc.hs400_tuning)
1117 esdhc_setbits32(&regs->sdtimingctl, FLW_CTL_BG);
Yangbo Lub1a42472020-09-01 16:58:01 +08001118 return 0;
Yangbo Ludb8f9362020-09-01 16:58:05 +08001119 }
Yangbo Lub1a42472020-09-01 16:58:01 +08001120
1121 printf("fsl_esdhc: tuning failed!\n");
1122 esdhc_clrbits32(&regs->autoc12err, SMPCLKSEL);
1123 esdhc_clrbits32(&regs->autoc12err, EXECUTE_TUNING);
1124 esdhc_tuning_block_enable(priv, false);
1125 return -ETIMEDOUT;
1126}
1127#endif
1128
Yangbo Ludb8f9362020-09-01 16:58:05 +08001129int fsl_esdhc_hs400_prepare_ddr(struct udevice *dev)
1130{
1131 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1132
1133 esdhc_tuning_block_enable(priv, false);
1134 return 0;
1135}
1136
Simon Glass653282b2017-07-29 11:35:24 -06001137static const struct dm_mmc_ops fsl_esdhc_ops = {
1138 .get_cd = fsl_esdhc_get_cd,
1139 .send_cmd = fsl_esdhc_send_cmd,
1140 .set_ios = fsl_esdhc_set_ios,
Yinbo Zhu6f883e52019-07-16 15:09:11 +08001141#ifdef MMC_SUPPORTS_TUNING
1142 .execute_tuning = fsl_esdhc_execute_tuning,
1143#endif
Yangbo Lu1fdefd12020-09-01 16:58:00 +08001144 .reinit = fsl_esdhc_reinit,
Yangbo Ludb8f9362020-09-01 16:58:05 +08001145 .hs400_prepare_ddr = fsl_esdhc_hs400_prepare_ddr,
Simon Glass653282b2017-07-29 11:35:24 -06001146};
Simon Glass653282b2017-07-29 11:35:24 -06001147
Peng Fan96f04072016-03-25 14:16:56 +08001148static const struct udevice_id fsl_esdhc_ids[] = {
Yangbo Lua6473f82016-12-07 11:54:31 +08001149 { .compatible = "fsl,esdhc", },
Peng Fan96f04072016-03-25 14:16:56 +08001150 { /* sentinel */ }
1151};
1152
Simon Glass653282b2017-07-29 11:35:24 -06001153static int fsl_esdhc_bind(struct udevice *dev)
1154{
Simon Glassc69cda22020-12-03 16:55:20 -07001155 struct fsl_esdhc_plat *plat = dev_get_plat(dev);
Simon Glass653282b2017-07-29 11:35:24 -06001156
1157 return mmc_bind(dev, &plat->mmc, &plat->cfg);
1158}
Simon Glass653282b2017-07-29 11:35:24 -06001159
Peng Fan96f04072016-03-25 14:16:56 +08001160U_BOOT_DRIVER(fsl_esdhc) = {
1161 .name = "fsl-esdhc-mmc",
1162 .id = UCLASS_MMC,
1163 .of_match = fsl_esdhc_ids,
Simon Glass653282b2017-07-29 11:35:24 -06001164 .ops = &fsl_esdhc_ops,
Simon Glass653282b2017-07-29 11:35:24 -06001165 .bind = fsl_esdhc_bind,
Peng Fan96f04072016-03-25 14:16:56 +08001166 .probe = fsl_esdhc_probe,
Simon Glasscaa4daa2020-12-03 16:55:18 -07001167 .plat_auto = sizeof(struct fsl_esdhc_plat),
Simon Glass41575d82020-12-03 16:55:17 -07001168 .priv_auto = sizeof(struct fsl_esdhc_priv),
Peng Fan96f04072016-03-25 14:16:56 +08001169};
1170#endif