blob: 1bb8c508de1da106fea1587836b2f5aece143892 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Stefan Roese8870e452013-04-09 21:06:08 +00002/*
3 * Copyright 2013 Stefan Roese <sr@denx.de>
Stefan Roese8870e452013-04-09 21:06:08 +00004 */
5
6#include <common.h>
Jeroen Hofstee5624c6b2014-10-08 22:57:52 +02007#include <asm/arch/sys_proto.h>
Masahiro Yamada1221ce42016-09-21 11:28:55 +09008#include <linux/errno.h>
Stefan Roese8870e452013-04-09 21:06:08 +00009#include <asm/io.h>
Stefano Babic552a8482017-06-29 10:16:06 +020010#include <asm/mach-imx/regs-common.h>
Stefan Roese8870e452013-04-09 21:06:08 +000011
12/* 1 second delay should be plenty of time for block reset. */
13#define RESET_MAX_TIMEOUT 1000000
14
15#define MXS_BLOCK_SFTRST (1 << 31)
16#define MXS_BLOCK_CLKGATE (1 << 30)
17
18int mxs_wait_mask_set(struct mxs_register_32 *reg, uint32_t mask, unsigned
19 int timeout)
20{
21 while (--timeout) {
22 if ((readl(&reg->reg) & mask) == mask)
23 break;
24 udelay(1);
25 }
26
27 return !timeout;
28}
29
30int mxs_wait_mask_clr(struct mxs_register_32 *reg, uint32_t mask, unsigned
31 int timeout)
32{
33 while (--timeout) {
34 if ((readl(&reg->reg) & mask) == 0)
35 break;
36 udelay(1);
37 }
38
39 return !timeout;
40}
41
42int mxs_reset_block(struct mxs_register_32 *reg)
43{
44 /* Clear SFTRST */
45 writel(MXS_BLOCK_SFTRST, &reg->reg_clr);
46
47 if (mxs_wait_mask_clr(reg, MXS_BLOCK_SFTRST, RESET_MAX_TIMEOUT))
48 return 1;
49
50 /* Clear CLKGATE */
51 writel(MXS_BLOCK_CLKGATE, &reg->reg_clr);
52
53 /* Set SFTRST */
54 writel(MXS_BLOCK_SFTRST, &reg->reg_set);
55
56 /* Wait for CLKGATE being set */
57 if (mxs_wait_mask_set(reg, MXS_BLOCK_CLKGATE, RESET_MAX_TIMEOUT))
58 return 1;
59
60 /* Clear SFTRST */
61 writel(MXS_BLOCK_SFTRST, &reg->reg_clr);
62
63 if (mxs_wait_mask_clr(reg, MXS_BLOCK_SFTRST, RESET_MAX_TIMEOUT))
64 return 1;
65
66 /* Clear CLKGATE */
67 writel(MXS_BLOCK_CLKGATE, &reg->reg_clr);
68
69 if (mxs_wait_mask_clr(reg, MXS_BLOCK_CLKGATE, RESET_MAX_TIMEOUT))
70 return 1;
71
72 return 0;
73}