blob: db453acee17302736ac6dad4fdc8622773ca1818 [file] [log] [blame]
Dirk Behme9d0fc812009-01-28 21:39:57 +01001/*
2 * Configuration settings for the Gumstix Overo board.
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License as
6 * published by the Free Software Foundation; either version 2 of
7 * the License, or (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
17 * MA 02111-1307 USA
18 */
19
20#ifndef __CONFIG_H
21#define __CONFIG_H
Dirk Behme9d0fc812009-01-28 21:39:57 +010022
23/*
24 * High Level Configuration Options
25 */
Dirk Behme9d0fc812009-01-28 21:39:57 +010026#define CONFIG_OMAP 1 /* in a TI OMAP core */
27#define CONFIG_OMAP34XX 1 /* which is a 34XX */
Olof Johanssondf382622009-09-29 10:22:45 -040028#define CONFIG_OMAP3_OVERO 1 /* working with overo */
Dirk Behme9d0fc812009-01-28 21:39:57 +010029
Vaibhav Hiremathcae377b2010-06-07 15:20:34 -040030#define CONFIG_SDRC /* The chip has SDRC controller */
31
Dirk Behme9d0fc812009-01-28 21:39:57 +010032#include <asm/arch/cpu.h> /* get chip and board defs */
33#include <asm/arch/omap3.h>
34
Sanjeev Premi6a6b62e2009-04-27 21:27:27 +053035/*
36 * Display CPU and Board information
37 */
38#define CONFIG_DISPLAY_CPUINFO 1
39#define CONFIG_DISPLAY_BOARDINFO 1
40
Dirk Behme9d0fc812009-01-28 21:39:57 +010041/* Clock Defines */
42#define V_OSCK 26000000 /* Clock output from T2 */
43#define V_SCLK (V_OSCK >> 1)
44
45#undef CONFIG_USE_IRQ /* no support for IRQs */
46#define CONFIG_MISC_INIT_R
47
48#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
49#define CONFIG_SETUP_MEMORY_TAGS 1
50#define CONFIG_INITRD_TAG 1
51#define CONFIG_REVISION_TAG 1
52
Grant Likely2fa8ca92011-03-28 09:59:07 +000053#define CONFIG_OF_LIBFDT 1
54
Dirk Behme9d0fc812009-01-28 21:39:57 +010055/*
56 * Size of malloc() pool
57 */
Sandeep Paulraj9c44ddc2009-09-09 11:50:40 -040058#define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */
Dirk Behme9d0fc812009-01-28 21:39:57 +010059 /* Sector */
Sandeep Paulraj9c44ddc2009-09-09 11:50:40 -040060#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
Dirk Behme9d0fc812009-01-28 21:39:57 +010061
62/*
63 * Hardware drivers
64 */
65
66/*
67 * NS16550 Configuration
68 */
69#define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
70
71#define CONFIG_SYS_NS16550
72#define CONFIG_SYS_NS16550_SERIAL
73#define CONFIG_SYS_NS16550_REG_SIZE (-4)
74#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
75
76/*
77 * select serial console configuration
78 */
79#define CONFIG_CONS_INDEX 3
80#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
81#define CONFIG_SERIAL3 3
82
83/* allow to overwrite serial and ethaddr */
84#define CONFIG_ENV_OVERWRITE
85#define CONFIG_BAUDRATE 115200
86#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600, \
87 115200}
Steve Sakomancd7c5722010-09-19 21:21:07 -070088#define CONFIG_GENERIC_MMC 1
Dirk Behme9d0fc812009-01-28 21:39:57 +010089#define CONFIG_MMC 1
Steve Sakomancd7c5722010-09-19 21:21:07 -070090#define CONFIG_OMAP_HSMMC 1
Dirk Behme9d0fc812009-01-28 21:39:57 +010091#define CONFIG_DOS_PARTITION 1
92
93/* commands to include */
94#include <config_cmd_default.h>
95
Steve Sakoman68b0fbf2010-09-29 13:58:34 -070096#define CONFIG_CMD_CACHE
Dirk Behme9d0fc812009-01-28 21:39:57 +010097#define CONFIG_CMD_EXT2 /* EXT2 Support */
98#define CONFIG_CMD_FAT /* FAT support */
99#define CONFIG_CMD_JFFS2 /* JFFS2 Support */
100
101#define CONFIG_CMD_I2C /* I2C serial bus support */
102#define CONFIG_CMD_MMC /* MMC support */
103#define CONFIG_CMD_NAND /* NAND support */
104
105#undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
106#undef CONFIG_CMD_FPGA /* FPGA configuration Support */
107#undef CONFIG_CMD_IMI /* iminfo */
108#undef CONFIG_CMD_IMLS /* List all found images */
Dirk Behme9d0fc812009-01-28 21:39:57 +0100109#undef CONFIG_CMD_NFS /* NFS support */
Olof Johanssondf382622009-09-29 10:22:45 -0400110#define CONFIG_CMD_NET /* bootp, tftpboot, rarpboot */
Dirk Behme9d0fc812009-01-28 21:39:57 +0100111
112#define CONFIG_SYS_NO_FLASH
Tom Rix0297ec72009-09-29 10:19:49 -0400113#define CONFIG_HARD_I2C 1
Dirk Behme9d0fc812009-01-28 21:39:57 +0100114#define CONFIG_SYS_I2C_SPEED 100000
115#define CONFIG_SYS_I2C_SLAVE 1
116#define CONFIG_SYS_I2C_BUS 0
117#define CONFIG_SYS_I2C_BUS_SELECT 1
Steve Sakomand64b5b82010-09-20 08:05:14 -0700118#define CONFIG_I2C_MULTI_BUS 1
Dirk Behme9d0fc812009-01-28 21:39:57 +0100119#define CONFIG_DRIVER_OMAP34XX_I2C 1
120
121/*
Tom Rix2c155132009-06-28 12:52:30 -0500122 * TWL4030
123 */
124#define CONFIG_TWL4030_POWER 1
125#define CONFIG_TWL4030_LED 1
126
127/*
Dirk Behme9d0fc812009-01-28 21:39:57 +0100128 * Board NAND Info.
129 */
Steve Sakoman60c23172010-08-19 20:52:35 -0700130#define CONFIG_SYS_NAND_QUIET_TEST 1
Dirk Behme9d0fc812009-01-28 21:39:57 +0100131#define CONFIG_NAND_OMAP_GPMC
132#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
133 /* to access nand */
134#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
135 /* to access nand */
136 /* at CS0 */
137#define GPMC_NAND_ECC_LP_x16_LAYOUT 1
138
139#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
140 /* devices */
Dirk Behme9d0fc812009-01-28 21:39:57 +0100141#define CONFIG_JFFS2_NAND
142/* nand device jffs2 lives on */
143#define CONFIG_JFFS2_DEV "nand0"
144/* start of jffs2 partition */
145#define CONFIG_JFFS2_PART_OFFSET 0x680000
146#define CONFIG_JFFS2_PART_SIZE 0xf980000 /* size of jffs2 */
147 /* partition */
148
149/* Environment information */
150#define CONFIG_BOOTDELAY 5
151
152#define CONFIG_EXTRA_ENV_SETTINGS \
153 "loadaddr=0x82000000\0" \
Philip Balister75b988a2011-10-11 11:23:21 +0000154 "console=ttyO2,115200n8\0" \
Steve Sakoman5af32462010-02-03 14:39:14 -0800155 "mpurate=500\0" \
Philip Balistere6847db2011-10-11 11:23:23 +0000156 "optargs=\0" \
Steve Sakoman13d2cb92009-10-10 14:29:37 -0400157 "vram=12M\0" \
158 "dvimode=1024x768MR-16@60\0" \
159 "defaultdisplay=dvi\0" \
Steve Sakomancd7c5722010-09-19 21:21:07 -0700160 "mmcdev=0\0" \
Steve Sakoman13d2cb92009-10-10 14:29:37 -0400161 "mmcroot=/dev/mmcblk0p2 rw\0" \
162 "mmcrootfstype=ext3 rootwait\0" \
Steve Sakoman254973e2011-09-30 09:20:57 +0000163 "nandroot=ubi0:rootfs ubi.mtd=4\0" \
164 "nandrootfstype=ubifs\0" \
Dirk Behme9d0fc812009-01-28 21:39:57 +0100165 "mmcargs=setenv bootargs console=${console} " \
Philip Balistere6847db2011-10-11 11:23:23 +0000166 "${optargs} " \
Steve Sakoman5af32462010-02-03 14:39:14 -0800167 "mpurate=${mpurate} " \
Steve Sakoman13d2cb92009-10-10 14:29:37 -0400168 "vram=${vram} " \
169 "omapfb.mode=dvi:${dvimode} " \
Steve Sakoman13d2cb92009-10-10 14:29:37 -0400170 "omapdss.def_disp=${defaultdisplay} " \
171 "root=${mmcroot} " \
172 "rootfstype=${mmcrootfstype}\0" \
Dirk Behme9d0fc812009-01-28 21:39:57 +0100173 "nandargs=setenv bootargs console=${console} " \
Philip Balistere6847db2011-10-11 11:23:23 +0000174 "${optargs} " \
Steve Sakoman5af32462010-02-03 14:39:14 -0800175 "mpurate=${mpurate} " \
Steve Sakoman13d2cb92009-10-10 14:29:37 -0400176 "vram=${vram} " \
177 "omapfb.mode=dvi:${dvimode} " \
Steve Sakoman13d2cb92009-10-10 14:29:37 -0400178 "omapdss.def_disp=${defaultdisplay} " \
179 "root=${nandroot} " \
180 "rootfstype=${nandrootfstype}\0" \
Steve Sakomancd7c5722010-09-19 21:21:07 -0700181 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
Dirk Behme9d0fc812009-01-28 21:39:57 +0100182 "bootscript=echo Running bootscript from mmc ...; " \
Wolfgang Denk74de7ae2009-04-01 23:34:12 +0200183 "source ${loadaddr}\0" \
Steve Sakomancd7c5722010-09-19 21:21:07 -0700184 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
Dirk Behme9d0fc812009-01-28 21:39:57 +0100185 "mmcboot=echo Booting from mmc ...; " \
186 "run mmcargs; " \
187 "bootm ${loadaddr}\0" \
188 "nandboot=echo Booting from nand ...; " \
189 "run nandargs; " \
190 "nand read ${loadaddr} 280000 400000; " \
191 "bootm ${loadaddr}\0" \
192
193#define CONFIG_BOOTCOMMAND \
Steve Sakomancd7c5722010-09-19 21:21:07 -0700194 "if mmc rescan ${mmcdev}; then " \
Dirk Behme9d0fc812009-01-28 21:39:57 +0100195 "if run loadbootscript; then " \
196 "run bootscript; " \
197 "else " \
198 "if run loaduimage; then " \
199 "run mmcboot; " \
200 "else run nandboot; " \
201 "fi; " \
202 "fi; " \
203 "else run nandboot; fi"
204
205#define CONFIG_AUTO_COMPLETE 1
206/*
207 * Miscellaneous configurable options
208 */
Dirk Behme9d0fc812009-01-28 21:39:57 +0100209#define CONFIG_SYS_LONGHELP /* undef to save memory */
210#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
211#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Robert P. J. Day1270ec12009-12-12 12:10:33 -0500212#define CONFIG_SYS_PROMPT "Overo # "
Vaibhav Hiremathf62b1252011-09-03 21:24:19 -0400213#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Dirk Behme9d0fc812009-01-28 21:39:57 +0100214/* Print Buffer Size */
215#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
216 sizeof(CONFIG_SYS_PROMPT) + 16)
217#define CONFIG_SYS_MAXARGS 16 /* max number of command */
218 /* args */
219/* Boot Argument Buffer Size */
220#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
221/* memtest works on */
222#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
223#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
224 0x01F00000) /* 31MB */
225
Dirk Behme9d0fc812009-01-28 21:39:57 +0100226#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
227 /* address */
Dirk Behme9d0fc812009-01-28 21:39:57 +0100228/*
Manikandan Pillaid3a513c2009-04-21 17:29:05 +0200229 * OMAP3 has 12 GP timers, they can be driven by the system clock
230 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
231 * This rate is divided by a local divisor.
Dirk Behme9d0fc812009-01-28 21:39:57 +0100232 */
Manikandan Pillaid3a513c2009-04-21 17:29:05 +0200233#define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
234#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
235#define CONFIG_SYS_HZ 1000
Dirk Behme9d0fc812009-01-28 21:39:57 +0100236
237/*-----------------------------------------------------------------------
238 * Stack sizes
239 *
240 * The stack sizes are set up in start.S using the settings below
241 */
Sandeep Paulraj9c44ddc2009-09-09 11:50:40 -0400242#define CONFIG_STACKSIZE (128 << 10) /* regular stack 128 KiB */
Dirk Behme9d0fc812009-01-28 21:39:57 +0100243
244/*-----------------------------------------------------------------------
245 * Physical Memory Map
246 */
247#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
248#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Sandeep Paulraj9c44ddc2009-09-09 11:50:40 -0400249#define PHYS_SDRAM_1_SIZE (32 << 20) /* at least 32 MiB */
Dirk Behme9d0fc812009-01-28 21:39:57 +0100250#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
251
Dirk Behme9d0fc812009-01-28 21:39:57 +0100252/*-----------------------------------------------------------------------
253 * FLASH and environment organization
254 */
255
256/* **** PISMO SUPPORT *** */
257
258/* Configure the PISMO */
259#define PISMO1_NAND_SIZE GPMC_SIZE_128M
260#define PISMO1_ONEN_SIZE GPMC_SIZE_128M
261
Sandeep Paulraj9c44ddc2009-09-09 11:50:40 -0400262#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
Dirk Behme9d0fc812009-01-28 21:39:57 +0100263
Luca Ceresoli6cbec7b2011-04-20 11:02:05 -0400264#if defined(CONFIG_CMD_NAND)
265#define CONFIG_SYS_FLASH_BASE PISMO1_NAND_BASE
266#endif
Dirk Behme9d0fc812009-01-28 21:39:57 +0100267
268/* Monitor at start of flash */
269#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
270#define CONFIG_SYS_ONENAND_BASE ONENAND_MAP
271
272#define CONFIG_ENV_IS_IN_NAND 1
273#define ONENAND_ENV_OFFSET 0x240000 /* environment starts here */
274#define SMNAND_ENV_OFFSET 0x240000 /* environment starts here */
275
Luca Ceresoli6cbec7b2011-04-20 11:02:05 -0400276#define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
277#define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
Dirk Behme9d0fc812009-01-28 21:39:57 +0100278#define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
279
Olof Johanssondf382622009-09-29 10:22:45 -0400280#if defined(CONFIG_CMD_NET)
281/*----------------------------------------------------------------------------
282 * SMSC9211 Ethernet from SMSC9118 family
283 *----------------------------------------------------------------------------
284 */
285
Olof Johanssondf382622009-09-29 10:22:45 -0400286#define CONFIG_SMC911X 1
287#define CONFIG_SMC911X_32_BIT
288#define CONFIG_SMC911X_BASE 0x2C000000
289
290#endif /* (CONFIG_CMD_NET) */
291
Steve Sakoman4d7d7bc2010-09-29 13:54:19 -0700292#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Steve Sakoman31bfcf12010-10-27 05:04:30 -0700293#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
294#define CONFIG_SYS_INIT_RAM_SIZE 0x800
295#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
296 CONFIG_SYS_INIT_RAM_SIZE - \
297 GENERATED_GBL_DATA_SIZE)
Steve Sakoman4d7d7bc2010-09-29 13:54:19 -0700298
Aneesh V8e408522011-11-21 23:38:59 +0000299#define CONFIG_SYS_CACHELINE_SIZE 64
300
Dirk Behme9d0fc812009-01-28 21:39:57 +0100301#endif /* __CONFIG_H */