blob: 9c2b9e8caf5078e5c0c5d21c141002fbf2f50e0f [file] [log] [blame]
Christian Riesch9a3aae22012-02-02 00:44:42 +00001/*
Christian Riesch30493aa2014-06-12 08:11:53 +02002 * Copyright (C) 2011-2014 OMICRON electronics GmbH
Christian Riesch9a3aae22012-02-02 00:44:42 +00003 *
4 * Based on da850evm.h. Original Copyrights follow:
5 *
6 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
7 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
8 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02009 * SPDX-License-Identifier: GPL-2.0+
Christian Riesch9a3aae22012-02-02 00:44:42 +000010 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * Board
17 */
18#define CONFIG_DRIVER_TI_EMAC
19#define MACH_TYPE_CALIMAIN 3528
20#define CONFIG_MACH_TYPE MACH_TYPE_CALIMAIN
21
22/*
23 * SoC Configuration
24 */
25#define CONFIG_MACH_DAVINCI_CALIMAIN
Christian Riesch9a3aae22012-02-02 00:44:42 +000026#define CONFIG_SOC_DA8XX /* TI DA8xx SoC */
27#define CONFIG_SOC_DA850 /* TI DA850 SoC */
28#define CONFIG_SYS_EXCEPTION_VECTORS_HIGH
29#define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID)
30#define CONFIG_SYS_OSCIN_FREQ calimain_get_osc_freq()
31#define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE
32#define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID)
Christian Riesch9a3aae22012-02-02 00:44:42 +000033#define CONFIG_SYS_TEXT_BASE 0x60000000
34#define CONFIG_DA850_LOWLEVEL
35#define CONFIG_SYS_DA850_PLL_INIT
36#define CONFIG_SYS_DA850_DDR_INIT
37#define CONFIG_ARCH_CPU_INIT
38#define CONFIG_DA8XX_GPIO
39#define CONFIG_HW_WATCHDOG
40#define CONFIG_SYS_WDTTIMERBASE DAVINCI_TIMER1_BASE
41#define CONFIG_SYS_WDT_PERIOD_LOW \
42 (60 * CONFIG_SYS_OSCIN_FREQ) /* 60 s heartbeat */
43#define CONFIG_SYS_WDT_PERIOD_HIGH 0x0
44#define CONFIG_SYS_DV_NOR_BOOT_CFG (0x11)
45
46/*
47 * PLL configuration
48 */
49#define CONFIG_SYS_DV_CLKMODE 0
50#define CONFIG_SYS_DA850_PLL0_POSTDIV 1
51#define CONFIG_SYS_DA850_PLL0_PLLDIV1 0x8000
52#define CONFIG_SYS_DA850_PLL0_PLLDIV2 0x8001
53#define CONFIG_SYS_DA850_PLL0_PLLDIV3 0x8002
54#define CONFIG_SYS_DA850_PLL0_PLLDIV4 0x8003
55#define CONFIG_SYS_DA850_PLL0_PLLDIV5 0x8002
56#define CONFIG_SYS_DA850_PLL0_PLLDIV6 CONFIG_SYS_DA850_PLL0_PLLDIV1
57#define CONFIG_SYS_DA850_PLL0_PLLDIV7 0x8005
58
59#define CONFIG_SYS_DA850_PLL1_POSTDIV 1
60#define CONFIG_SYS_DA850_PLL1_PLLDIV1 0x8000
61#define CONFIG_SYS_DA850_PLL1_PLLDIV2 0x8001
62#define CONFIG_SYS_DA850_PLL1_PLLDIV3 0x8002
63
64#define CONFIG_SYS_DA850_PLL0_PLLM \
65 ((calimain_get_osc_freq() == 25000000) ? 23 : 24)
66#define CONFIG_SYS_DA850_PLL1_PLLM \
67 ((calimain_get_osc_freq() == 25000000) ? 20 : 21)
68
69/*
70 * DDR2 memory configuration
71 */
72#define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
73 DV_DDR_PHY_EXT_STRBEN | \
74 (0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT))
75
76#define CONFIG_SYS_DA850_DDR2_SDBCR ( \
77 (1 << DV_DDR_SDCR_DDR2EN_SHIFT) | \
78 (1 << DV_DDR_SDCR_DDRDRIVE0_SHIFT) | \
79 (1 << DV_DDR_SDCR_DDREN_SHIFT) | \
80 (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \
81 (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \
82 (0x3 << DV_DDR_SDCR_CL_SHIFT) | \
83 (0x3 << DV_DDR_SDCR_IBANK_SHIFT) | \
84 (0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
85
86/* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
87#define CONFIG_SYS_DA850_DDR2_SDBCR2 0
88
89#define CONFIG_SYS_DA850_DDR2_SDTIMR ( \
90 (16 << DV_DDR_SDTMR1_RFC_SHIFT) | \
91 (1 << DV_DDR_SDTMR1_RP_SHIFT) | \
92 (1 << DV_DDR_SDTMR1_RCD_SHIFT) | \
93 (1 << DV_DDR_SDTMR1_WR_SHIFT) | \
94 (5 << DV_DDR_SDTMR1_RAS_SHIFT) | \
95 (7 << DV_DDR_SDTMR1_RC_SHIFT) | \
96 (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \
97 (1 << DV_DDR_SDTMR1_WTR_SHIFT))
98
99#define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \
100 (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \
101 (2 << DV_DDR_SDTMR2_XP_SHIFT) | \
102 (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \
103 (18 << DV_DDR_SDTMR2_XSNR_SHIFT) | \
104 (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \
105 (0 << DV_DDR_SDTMR2_RTP_SHIFT) | \
106 (2 << DV_DDR_SDTMR2_CKE_SHIFT))
107
108#define CONFIG_SYS_DA850_DDR2_SDRCR 0x000003FF
109#define CONFIG_SYS_DA850_DDR2_PBBPR 0x30
110
111/*
112 * Flash memory timing
113 */
114
115#define CONFIG_SYS_DA850_CS2CFG ( \
116 DAVINCI_ABCR_WSETUP(2) | \
117 DAVINCI_ABCR_WSTROBE(5) | \
118 DAVINCI_ABCR_WHOLD(3) | \
119 DAVINCI_ABCR_RSETUP(1) | \
120 DAVINCI_ABCR_RSTROBE(14) | \
121 DAVINCI_ABCR_RHOLD(0) | \
122 DAVINCI_ABCR_TA(3) | \
123 DAVINCI_ABCR_ASIZE_16BIT)
124
125/* single 64 MB NOR flash device connected to CS2 and CS3 */
126#define CONFIG_SYS_DA850_CS3CFG CONFIG_SYS_DA850_CS2CFG
127
128/*
129 * Memory Info
130 */
131#define CONFIG_SYS_MALLOC_LEN (0x10000 + 1*1024*1024) /* malloc() len */
132#define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
133#define PHYS_SDRAM_1_SIZE (128 << 20) /* SDRAM size 128MB */
134#define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
135
136#define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \
137 DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \
138 DAVINCI_SYSCFG_SUSPSRC_SPI1 | \
139 DAVINCI_SYSCFG_SUSPSRC_UART2 | \
140 DAVINCI_SYSCFG_SUSPSRC_EMAC | \
141 DAVINCI_SYSCFG_SUSPSRC_I2C)
142
143/* memtest start addr */
144#define CONFIG_SYS_MEMTEST_START (PHYS_SDRAM_1 + 0x2000000)
145
146/* memtest will be run on 16MB */
147#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (16 << 20))
148
149#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
Christian Riesch9a3aae22012-02-02 00:44:42 +0000150
151/*
152 * Serial Driver info
153 */
Christian Riesch9a3aae22012-02-02 00:44:42 +0000154#define CONFIG_SYS_NS16550_SERIAL
155#define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size */
156#define CONFIG_SYS_NS16550_COM1 DAVINCI_UART2_BASE /* Base address of UART2 */
157#define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
158#define CONFIG_CONS_INDEX 1 /* use UART0 for console */
159#define CONFIG_BAUDRATE 115200 /* Default baud rate */
Christian Riesch9a3aae22012-02-02 00:44:42 +0000160
161#define CONFIG_ENV_IS_IN_FLASH
162#define CONFIG_FLASH_CFI_DRIVER
163#define CONFIG_SYS_FLASH_CFI
164#define CONFIG_SYS_FLASH_PROTECTION
165#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
166#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */
167#define CONFIG_SYS_FLASH_SECT_SZ (128 << 10) /* 128KB */
168#define CONFIG_SYS_FLASH_BASE DAVINCI_ASYNC_EMIF_DATA_CE2_BASE
169#define CONFIG_ENV_SECT_SIZE CONFIG_SYS_FLASH_SECT_SZ
170#define CONFIG_ENV_ADDR \
171 (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_FLASH_SECT_SZ * 2)
172#define CONFIG_ENV_SIZE (128 << 10)
173#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
174#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
175#define PHYS_FLASH_SIZE (64 << 20) /* Flash size 64MB */
176#define CONFIG_SYS_MAX_FLASH_SECT \
177 ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ) + 3)
178
179/*
180 * Network & Ethernet Configuration
181 */
182#ifdef CONFIG_DRIVER_TI_EMAC
183#define CONFIG_EMAC_MDIO_PHY_NUM 1
184#define CONFIG_MII
Christian Riesch9a3aae22012-02-02 00:44:42 +0000185#define CONFIG_BOOTP_DNS
186#define CONFIG_BOOTP_DNS2
187#define CONFIG_BOOTP_SEND_HOSTNAME
188#define CONFIG_NET_RETRY_COUNT 10
189#endif
190
191/*
192 * U-Boot general configuration
193 */
194#define CONFIG_BOOTFILE "uImage" /* Boot file name */
Christian Riesch9a3aae22012-02-02 00:44:42 +0000195#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
196#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
197#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
198#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
199#define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000)
200#define CONFIG_LOADADDR 0xc0700000
201#define CONFIG_VERSION_VARIABLE
202#define CONFIG_AUTO_COMPLETE
Christian Riesch9a3aae22012-02-02 00:44:42 +0000203#define CONFIG_CMDLINE_EDITING
204#define CONFIG_SYS_LONGHELP
205#define CONFIG_CRC32_VERIFY
206#define CONFIG_MX_CYCLIC
207
208/*
209 * Linux Information
210 */
211#define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100)
212#define CONFIG_CMDLINE_TAG
213#define CONFIG_REVISION_TAG
214#define CONFIG_SETUP_MEMORY_TAGS
215#define CONFIG_BOOTARGS ""
216#define CONFIG_BOOTCOMMAND "run checkupdate; run checkbutton;"
Christian Riesch9a3aae22012-02-02 00:44:42 +0000217#define CONFIG_BOOT_RETRY_TIME 60 /* continue boot after 60 s inactivity */
Christian Riesch9a3aae22012-02-02 00:44:42 +0000218#define CONFIG_RESET_TO_RETRY
219
220/*
221 * Default environment settings
222 * gpio0 = button, gpio1 = led green, gpio2 = led red
223 * verify = n ... disable kernel checksum verification for faster booting
224 */
225#define CONFIG_EXTRA_ENV_SETTINGS \
226 "tftpdir=calimero\0" \
227 "flashkernel=tftpboot $loadaddr $tftpdir/uImage; " \
228 "erase 0x60800000 +0x400000; " \
229 "cp.b $loadaddr 0x60800000 $filesize\0" \
230 "flashrootfs=" \
231 "tftpboot $loadaddr $tftpdir/rootfs.jffs2; " \
232 "erase 0x60c00000 +0x2e00000; " \
233 "cp.b $loadaddr 0x60c00000 $filesize\0" \
234 "flashuboot=tftpboot $loadaddr $tftpdir/u-boot.bin; " \
235 "protect off all; " \
236 "erase 0x60000000 +0x80000; " \
237 "cp.b $loadaddr 0x60000000 $filesize\0" \
238 "flashrlk=tftpboot $loadaddr $tftpdir/uImage-rlk; " \
239 "erase 0x60080000 +0x780000; " \
240 "cp.b $loadaddr 0x60080000 $filesize\0" \
241 "erase_persistent=erase 0x63a00000 +0x600000;\0" \
242 "bootnor=setenv bootargs console=ttyS2,115200n8 " \
243 "root=/dev/mtdblock3 rw rootfstype=jffs2 " \
244 "rootwait ethaddr=$ethaddr; " \
245 "gpio c 1; gpio s 2; bootm 0x60800000\0" \
246 "bootrlk=gpio s 1; gpio s 2;" \
247 "setenv bootargs console=ttyS2,115200n8 " \
248 "ethaddr=$ethaddr; bootm 0x60080000\0" \
249 "boottftp=setenv bootargs console=ttyS2,115200n8 " \
250 "root=/dev/mtdblock3 rw rootfstype=jffs2 " \
251 "rootwait ethaddr=$ethaddr; " \
252 "tftpboot $loadaddr $tftpdir/uImage;" \
253 "gpio c 1; gpio s 2; bootm $loadaddr\0" \
254 "checkupdate=if test -n $update_flag; then " \
255 "echo Previous update failed - starting RLK; " \
256 "run bootrlk; fi; " \
257 "if test -n $initial_setup; then " \
258 "echo Running initial setup procedure; " \
259 "sleep 1; run flashall; fi\0" \
260 "product=accessory\0" \
261 "serial=XX12345\0" \
262 "checknor=" \
263 "if gpio i 0; then run bootnor; fi;\0" \
264 "checkrlk=" \
265 "if gpio i 0; then run bootrlk; fi;\0" \
266 "checkbutton=" \
267 "run checknor; sleep 1;" \
268 "run checknor; sleep 1;" \
269 "run checknor; sleep 1;" \
270 "run checknor; sleep 1;" \
271 "run checknor;" \
272 "gpio s 1; gpio s 2;" \
273 "echo ---- Release button to boot RLK ----;" \
274 "run checkrlk; sleep 1;" \
275 "run checkrlk; sleep 1;" \
276 "run checkrlk; sleep 1;" \
277 "run checkrlk; sleep 1;" \
278 "run checkrlk; sleep 1;" \
279 "run checkrlk;" \
280 "echo ---- Factory reset requested ----;" \
281 "gpio c 1;" \
282 "setenv factory_reset true;" \
283 "saveenv;" \
284 "run bootnor;\0" \
285 "flashall=run flashrlk;" \
286 "run flashkernel;" \
287 "run flashrootfs;" \
288 "setenv erase_datafs true;" \
289 "setenv initial_setup;" \
290 "saveenv;" \
291 "run bootnor;\0" \
292 "verify=n\0" \
293 "clearenv=protect off all;" \
294 "erase 0x60040000 +0x40000;\0" \
295 "bootlimit=3\0" \
296 "altbootcmd=run bootrlk\0"
297
298#define CONFIG_PREBOOT \
299 "echo Version: $ver; " \
300 "echo Serial: $serial; " \
301 "echo MAC: $ethaddr; " \
302 "echo Product: $product; " \
303 "gpio c 1; gpio c 2;"
304
305/*
306 * U-Boot commands
307 */
Christian Riesch9a3aae22012-02-02 00:44:42 +0000308#define CONFIG_CMD_ENV
Christian Riesch9a3aae22012-02-02 00:44:42 +0000309#define CONFIG_CMD_DIAG
Christian Riesch9a3aae22012-02-02 00:44:42 +0000310#define CONFIG_CMD_SAVES
Christian Riesch9a3aae22012-02-02 00:44:42 +0000311
312#ifndef CONFIG_DRIVER_TI_EMAC
Christian Riesch9a3aae22012-02-02 00:44:42 +0000313#endif
314
315/* additions for new relocation code, must added to all boards */
316#define CONFIG_SYS_SDRAM_BASE 0xc0000000
317/* initial stack pointer in internal SRAM */
318#define CONFIG_SYS_INIT_SP_ADDR (0x8001ff00)
319
320#define CONFIG_BOOTCOUNT_LIMIT
Stefan Roese0044c422012-08-16 17:55:41 +0000321#define CONFIG_SYS_BOOTCOUNT_LE /* Use little-endian accessors */
Christian Riesch9a3aae22012-02-02 00:44:42 +0000322#define CONFIG_SYS_BOOTCOUNT_ADDR DAVINCI_RTC_BASE
323
324#ifndef __ASSEMBLY__
325int calimain_get_osc_freq(void);
326#endif
327
328#endif /* __CONFIG_H */