blob: 0c710ef8865cec1c321172ef2cb9c2d09157964e [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Jon Loeligerd9b94f22005-07-25 14:05:07 -05002/*
Kumar Gala8b47d7e2011-01-04 17:57:59 -06003 * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor.
Biwen Li01d97d52020-05-01 20:56:37 +08004 * Copyright 2020 NXP
Jon Loeligerd9b94f22005-07-25 14:05:07 -05005 */
6
7/*
8 * mpc8548cds board configuration file
9 *
10 * Please refer to doc/README.mpc85xxcds for more info.
11 *
12 */
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
Kumar Gala8b47d7e2011-01-04 17:57:59 -060016#define CONFIG_SYS_SRIO
17#define CONFIG_SRIO1 /* SRIO port 1 */
18
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050019#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050020
Jon Loeligerd9b94f22005-07-25 14:05:07 -050021#ifndef __ASSEMBLY__
Simon Glass1af3c7f2020-05-10 11:40:09 -060022#include <linux/stringify.h>
Jon Loeligerd9b94f22005-07-25 14:05:07 -050023#endif
Jon Loeligerd9b94f22005-07-25 14:05:07 -050024
25/*
26 * These can be toggled for performance analysis, otherwise use default.
27 */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050028#define CONFIG_L2_CACHE /* toggle L2 cache */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050029
30/*
31 * Only possible on E500 Version 2 or newer cores.
32 */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050033
Timur Tabie46fedf2011-08-04 18:03:41 -050034#define CONFIG_SYS_CCSRBAR 0xe0000000
35#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Jon Loeligerd9b94f22005-07-25 14:05:07 -050036
Jon Loeligere31d2c12008-03-18 13:51:06 -050037/* DDR Setup */
Jon Loeligere31d2c12008-03-18 13:51:06 -050038#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
Jon Loeligere31d2c12008-03-18 13:51:06 -050039
Jon Loeligere31d2c12008-03-18 13:51:06 -050040#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
41
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020042#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
43#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Jon Loeligerd9b94f22005-07-25 14:05:07 -050044
Jon Loeligere31d2c12008-03-18 13:51:06 -050045/* I2C addresses of SPD EEPROMs */
46#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
47
48/* Make sure required options are set */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050049#ifndef CONFIG_SPD_EEPROM
50#error ("CONFIG_SPD_EEPROM is required")
51#endif
52
chenhui zhaofff80972011-10-13 13:40:59 +080053/*
54 * Physical Address Map
55 *
56 * 32bit:
57 * 0x0000_0000 0x7fff_ffff DDR 2G cacheable
58 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M cacheable
59 * 0xa000_0000 0xbfff_ffff PCIe MEM 512M cacheable
60 * 0xc000_0000 0xdfff_ffff RapidIO 512M cacheable
61 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
62 * 0xe200_0000 0xe20f_ffff PCI1 IO 1M non-cacheable
63 * 0xe300_0000 0xe30f_ffff PCIe IO 1M non-cacheable
64 * 0xf000_0000 0xf3ff_ffff SDRAM 64M cacheable
65 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS 1M non-cacheable
66 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
67 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
68 *
chenhui zhaob76aef62011-10-13 13:41:00 +080069 * 36bit:
70 * 0x00000_0000 0x07fff_ffff DDR 2G cacheable
71 * 0xc0000_0000 0xc1fff_ffff PCI1 MEM 512M cacheable
72 * 0xc2000_0000 0xc3fff_ffff PCIe MEM 512M cacheable
73 * 0xc4000_0000 0xc5fff_ffff RapidIO 512M cacheable
74 * 0xfe000_0000 0xfe00f_ffff CCSR 1M non-cacheable
75 * 0xfe200_0000 0xfe20f_ffff PCI1 IO 1M non-cacheable
76 * 0xfe300_0000 0xfe30f_ffff PCIe IO 1M non-cacheable
77 * 0xff000_0000 0xff3ff_ffff SDRAM 64M cacheable
78 * 0xff800_0000 0xff80f_ffff NVRAM/CADMUS 1M non-cacheable
79 * 0xfff00_0000 0xfff7f_ffff FLASH (2nd bank) 8M non-cacheable
80 * 0xfff80_0000 0xfffff_ffff FLASH (boot bank) 8M non-cacheable
81 *
chenhui zhaofff80972011-10-13 13:40:59 +080082 */
83
Jon Loeligerd9b94f22005-07-25 14:05:07 -050084/*
85 * Local Bus Definitions
86 */
87
88/*
89 * FLASH on the Local Bus
90 * Two banks, 8M each, using the CFI driver.
91 * Boot from BR0/OR0 bank at 0xff00_0000
92 * Alternate BR1/OR1 bank at 0xff80_0000
93 *
94 * BR0, BR1:
95 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
96 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
97 * Port Size = 16 bits = BRx[19:20] = 10
98 * Use GPCM = BRx[24:26] = 000
99 * Valid = BRx[31] = 1
100 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500101 * 0 4 8 12 16 20 24 28
102 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
103 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500104 *
105 * OR0, OR1:
106 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
107 * Reserved ORx[17:18] = 11, confusion here?
108 * CSNT = ORx[20] = 1
109 * ACS = half cycle delay = ORx[21:22] = 11
110 * SCY = 6 = ORx[24:27] = 0110
111 * TRLX = use relaxed timing = ORx[29] = 1
112 * EAD = use external address latch delay = OR[31] = 1
113 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500114 * 0 4 8 12 16 20 24 28
115 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500116 */
117
chenhui zhaofff80972011-10-13 13:40:59 +0800118#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
chenhui zhaob76aef62011-10-13 13:41:00 +0800119#ifdef CONFIG_PHYS_64BIT
120#define CONFIG_SYS_FLASH_BASE_PHYS 0xfff000000ull
121#else
chenhui zhaofff80972011-10-13 13:40:59 +0800122#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
chenhui zhaob76aef62011-10-13 13:41:00 +0800123#endif
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500124
chenhui zhaofff80972011-10-13 13:40:59 +0800125#define CONFIG_SYS_FLASH_BANKS_LIST \
126 {CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS}
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500127
chenhui zhao867b06f2011-09-06 16:41:19 +0000128#define CONFIG_HWCONFIG /* enable hwconfig */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500129
130/*
131 * SDRAM on the Local Bus
132 */
chenhui zhaofff80972011-10-13 13:40:59 +0800133#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
chenhui zhaob76aef62011-10-13 13:41:00 +0800134#ifdef CONFIG_PHYS_64BIT
135#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS 0xff0000000ull
136#else
chenhui zhaofff80972011-10-13 13:40:59 +0800137#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS CONFIG_SYS_LBC_SDRAM_BASE
chenhui zhaob76aef62011-10-13 13:41:00 +0800138#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500140
141/*
142 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500144 *
145 * For BR2, need:
146 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
147 * port-size = 32-bits = BR2[19:20] = 11
148 * no parity checking = BR2[21:22] = 00
149 * SDRAM for MSEL = BR2[24:26] = 011
150 * Valid = BR[31] = 1
151 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500152 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500153 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
154 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500156 * FIXME: the top 17 bits of BR2.
157 */
158
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500159/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200160 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500161 *
162 * For OR2, need:
163 * 64MB mask for AM, OR2[0:7] = 1111 1100
164 * XAM, OR2[17:18] = 11
165 * 9 columns OR2[19-21] = 010
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500166 * 13 rows OR2[23-25] = 100
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500167 * EAD set for extra time OR[31] = 1
168 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500169 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500170 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
171 */
172
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
174#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
175#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
176#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500177
178/*
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500179 * Common settings for all Local Bus SDRAM commands.
180 * At run time, either BSMA1516 (for CPU 1.1)
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500181 * or BSMA1617 (for CPU 1.0) (old)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500182 * is OR'ed in too.
183 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500184#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
185 | LSDMR_PRETOACT7 \
186 | LSDMR_ACTTORW7 \
187 | LSDMR_BL8 \
188 | LSDMR_WRC4 \
189 | LSDMR_CL3 \
190 | LSDMR_RFEN \
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500191 )
192
193/*
194 * The CADMUS registers are connected to CS3 on CDS.
195 * The new memory map places CADMUS at 0xf8000000.
196 *
197 * For BR3, need:
198 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
199 * port-size = 8-bits = BR[19:20] = 01
200 * no parity checking = BR[21:22] = 00
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500201 * GPMC for MSEL = BR[24:26] = 000
202 * Valid = BR[31] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500203 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500204 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500205 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
206 *
207 * For OR3, need:
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500208 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500209 * disable buffer ctrl OR[19] = 0
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500210 * CSNT OR[20] = 1
211 * ACS OR[21:22] = 11
212 * XACS OR[23] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500213 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500214 * SETA OR[28] = 0
215 * TRLX OR[29] = 1
216 * EHTR OR[30] = 1
217 * EAD extra time OR[31] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500218 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500219 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500220 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
221 */
222
Jon Loeliger25eedb22008-03-19 15:02:07 -0500223#define CONFIG_FSL_CADMUS
224
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500225#define CADMUS_BASE_ADDR 0xf8000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800226#ifdef CONFIG_PHYS_64BIT
227#define CADMUS_BASE_ADDR_PHYS 0xff8000000ull
228#else
chenhui zhaofff80972011-10-13 13:40:59 +0800229#define CADMUS_BASE_ADDR_PHYS CADMUS_BASE_ADDR
chenhui zhaob76aef62011-10-13 13:41:00 +0800230#endif
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500231
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200232#define CONFIG_SYS_INIT_RAM_LOCK 1
233#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200234#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500235
Tom Rini4c97c8c2022-05-24 14:14:02 -0400236#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500237
Hou Zhiqiang7bb72852019-08-20 09:35:35 +0000238#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500239
240/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241#define CONFIG_SYS_NS16550_SERIAL
242#define CONFIG_SYS_NS16550_REG_SIZE 1
243#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500244
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200245#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500246 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
247
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200248#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
249#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500250
Jon Loeliger20476722006-10-20 15:50:15 -0500251/*
252 * I2C
253 */
Igor Opaniuk2147a162021-02-09 13:52:45 +0200254#if !CONFIG_IS_ENABLED(DM_I2C)
Heiko Schocher00f792e2012-10-24 13:48:22 +0200255#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Biwen Li01d97d52020-05-01 20:56:37 +0800256#endif
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500257
Timur Tabie8d18542008-07-18 16:52:23 +0200258/* EEPROM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259#define CONFIG_SYS_I2C_EEPROM_CCID
Timur Tabie8d18542008-07-18 16:52:23 +0200260
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500261/*
262 * General PCI
Sergei Shtylyov362dd832006-12-27 22:07:15 +0300263 * Memory space is mapped 1-1, but I/O space must start from 0.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500264 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600265#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800266#ifdef CONFIG_PHYS_64BIT
267#define CONFIG_SYS_PCI1_MEM_BUS 0xe0000000
268#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
269#else
Kumar Gala10795f42008-12-02 16:08:36 -0600270#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600271#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800272#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200273#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600274#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600275#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800276#ifdef CONFIG_PHYS_64BIT
277#define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull
278#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200279#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800280#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200281#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500282
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500283#ifdef CONFIG_PCIE1
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600284#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800285#ifdef CONFIG_PHYS_64BIT
chenhui zhaob76aef62011-10-13 13:41:00 +0800286#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc20000000ull
287#else
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600288#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800289#endif
Kumar Galaaca5f012008-12-02 16:08:40 -0600290#define CONFIG_SYS_PCIE1_IO_VIRT 0xe3000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800291#ifdef CONFIG_PHYS_64BIT
292#define CONFIG_SYS_PCIE1_IO_PHYS 0xfe3000000ull
293#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200294#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800295#endif
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500296#endif
Zang Roy-r6191141fb7e02006-12-14 14:14:55 +0800297
298/*
299 * RapidIO MMU
300 */
chenhui zhaofff80972011-10-13 13:40:59 +0800301#define CONFIG_SYS_SRIO1_MEM_VIRT 0xc0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800302#ifdef CONFIG_PHYS_64BIT
303#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc40000000ull
304#else
chenhui zhaofff80972011-10-13 13:40:59 +0800305#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800306#endif
Kumar Gala8b47d7e2011-01-04 17:57:59 -0600307#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500308
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500309#if defined(CONFIG_TSEC_ENET)
310
Kim Phillips255a35772007-05-16 16:52:19 -0500311#define CONFIG_TSEC1 1
312#define CONFIG_TSEC1_NAME "eTSEC0"
313#define CONFIG_TSEC2 1
314#define CONFIG_TSEC2_NAME "eTSEC1"
315#define CONFIG_TSEC3 1
316#define CONFIG_TSEC3_NAME "eTSEC2"
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500317#define CONFIG_TSEC4
Kim Phillips255a35772007-05-16 16:52:19 -0500318#define CONFIG_TSEC4_NAME "eTSEC3"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500319#undef CONFIG_MPC85XX_FEC
320
321#define TSEC1_PHY_ADDR 0
322#define TSEC2_PHY_ADDR 1
323#define TSEC3_PHY_ADDR 2
324#define TSEC4_PHY_ADDR 3
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500325
326#define TSEC1_PHYIDX 0
327#define TSEC2_PHYIDX 0
328#define TSEC3_PHYIDX 0
329#define TSEC4_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500330#define TSEC1_FLAGS TSEC_GIGABIT
331#define TSEC2_FLAGS TSEC_GIGABIT
332#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
333#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500334#endif /* CONFIG_TSEC_ENET */
335
336/*
337 * Environment
338 */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500339
340#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200341#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500342
Jon Loeliger2835e512007-06-13 13:22:08 -0500343/*
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500344 * Miscellaneous configurable options
345 */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500346
347/*
348 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500349 * have to be in the first 64 MB of memory, since this is
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500350 * the maximum mapped by the Linux kernel during initialization.
351 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500352#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500353
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500354/*
355 * Environment Configuration
356 */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500357
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500358#define CONFIG_IPADDR 192.168.1.253
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500359
Mario Six5bc05432018-03-28 14:38:20 +0200360#define CONFIG_HOSTNAME "unknown"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000361#define CONFIG_ROOTPATH "/nfsroot"
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500362#define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500363
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500364#define CONFIG_SERVERIP 192.168.1.1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500365#define CONFIG_GATEWAYIP 192.168.1.1
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500366#define CONFIG_NETMASK 255.255.255.0
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500367
chenhui zhao867b06f2011-09-06 16:41:19 +0000368#define CONFIG_EXTRA_ENV_SETTINGS \
369 "hwconfig=fsl_ddr:ecc=off\0" \
370 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200371 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
chenhui zhao867b06f2011-09-06 16:41:19 +0000372 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut5368c552012-09-23 17:41:24 +0200373 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
374 " +$filesize; " \
375 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
376 " +$filesize; " \
377 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
378 " $filesize; " \
379 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
380 " +$filesize; " \
381 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
382 " $filesize\0" \
chenhui zhao867b06f2011-09-06 16:41:19 +0000383 "consoledev=ttyS1\0" \
384 "ramdiskaddr=2000000\0" \
385 "ramdiskfile=ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500386 "fdtaddr=1e00000\0" \
chenhui zhao867b06f2011-09-06 16:41:19 +0000387 "fdtfile=mpc8548cds.dtb\0"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500388
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500389#endif /* __CONFIG_H */