blob: d36b2c7e557b2825b019276b436a1d37fec96eb4 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +08002/*
3 * Copyright 2015 Freescale Semiconductor
Mingkai Huf3a8e2b2015-10-26 19:47:52 +08004 */
5
6#ifndef __LS1043ARDB_H__
7#define __LS1043ARDB_H__
8
9#include "ls1043a_common.h"
10
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080011/* Physical Memory Map */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080012
Hou Zhiqiangdc760ae2017-02-06 11:29:00 +080013#ifndef CONFIG_SPL
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080014#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
York Sunf5544112017-09-28 08:42:13 -070015#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080016
17/*
18 * NOR Flash Definitions
19 */
20#define CONFIG_SYS_NOR_CSPR_EXT (0x0)
21#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
22#define CONFIG_SYS_NOR_CSPR \
23 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
24 CSPR_PORT_SIZE_16 | \
25 CSPR_MSEL_NOR | \
26 CSPR_V)
27
28/* NOR Flash Timing Params */
29#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
30 CSOR_NOR_TRHZ_80)
31#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x1) | \
32 FTIM0_NOR_TEADC(0x1) | \
33 FTIM0_NOR_TAVDS(0x0) | \
34 FTIM0_NOR_TEAHC(0xc))
35#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x1c) | \
36 FTIM1_NOR_TRAD_NOR(0xb) | \
37 FTIM1_NOR_TSEQRAD_NOR(0x9))
38#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x1) | \
39 FTIM2_NOR_TCH(0x4) | \
40 FTIM2_NOR_TWPH(0x8) | \
41 FTIM2_NOR_TWP(0x10))
42#define CONFIG_SYS_NOR_FTIM3 0
43#define CONFIG_SYS_IFC_CCR 0x01000000
44
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080045#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
46
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080047#define CONFIG_SYS_WRITE_SWAPPED_DATA
48
49/*
50 * NAND Flash Definitions
51 */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080052
53#define CONFIG_SYS_NAND_BASE 0x7e800000
54#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
55
56#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
57#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
58 | CSPR_PORT_SIZE_8 \
59 | CSPR_MSEL_NAND \
60 | CSPR_V)
61#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
62#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
63 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
64 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
65 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
66 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
67 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
68 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
69
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080070#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
71 FTIM0_NAND_TWP(0x18) | \
72 FTIM0_NAND_TWCHT(0x7) | \
73 FTIM0_NAND_TWH(0xa))
74#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
75 FTIM1_NAND_TWBE(0x39) | \
76 FTIM1_NAND_TRR(0xe) | \
77 FTIM1_NAND_TRP(0x18))
78#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
79 FTIM2_NAND_TREH(0xa) | \
80 FTIM2_NAND_TWHRE(0x1e))
81#define CONFIG_SYS_NAND_FTIM3 0x0
82
83#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
84#define CONFIG_SYS_MAX_NAND_DEVICE 1
85#define CONFIG_MTD_NAND_VERIFY_WRITE
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080086
Gong Qianyu3ad44722015-10-26 19:47:53 +080087#ifdef CONFIG_NAND_BOOT
Ruchika Gupta762f92a2017-04-17 18:07:18 +053088#define CONFIG_SYS_NAND_U_BOOT_SIZE (1024 << 10)
Gong Qianyu3ad44722015-10-26 19:47:53 +080089#endif
90
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080091/*
92 * CPLD
93 */
94#define CONFIG_SYS_CPLD_BASE 0x7fb00000
95#define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
96
97#define CONFIG_SYS_CPLD_CSPR_EXT (0x0)
98#define CONFIG_SYS_CPLD_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
99 CSPR_PORT_SIZE_8 | \
100 CSPR_MSEL_GPCM | \
101 CSPR_V)
102#define CONFIG_SYS_CPLD_AMASK IFC_AMASK(64 * 1024)
103#define CONFIG_SYS_CPLD_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
104 CSOR_NOR_NOR_MODE_AVD_NOR | \
105 CSOR_NOR_TRHZ_80)
106
107/* CPLD Timing parameters for IFC GPCM */
108#define CONFIG_SYS_CPLD_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \
109 FTIM0_GPCM_TEADC(0xf) | \
110 FTIM0_GPCM_TEAHC(0xf))
111#define CONFIG_SYS_CPLD_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
112 FTIM1_GPCM_TRAD(0x3f))
113#define CONFIG_SYS_CPLD_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
114 FTIM2_GPCM_TCH(0xf) | \
115 FTIM2_GPCM_TWP(0xff))
116#define CONFIG_SYS_CPLD_FTIM3 0x0
117
118/* IFC Timing Params */
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +0000119#ifdef CONFIG_TFABOOT
120#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT
121#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
122#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
123#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
124#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
125#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
126#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
127#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
128
129#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
130#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
131#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
132#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
133#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
134#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
135#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
136#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
137#else
Gong Qianyu3ad44722015-10-26 19:47:53 +0800138#ifdef CONFIG_NAND_BOOT
139#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
140#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
141#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
142#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
143#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
144#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
145#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
146#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
147
148#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT
149#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
150#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
151#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
152#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
153#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
154#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
155#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
156#else
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800157#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT
158#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
159#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
160#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
161#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
162#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
163#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
164#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
165
166#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
167#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
168#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
169#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
170#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
171#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
172#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
173#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
Gong Qianyu3ad44722015-10-26 19:47:53 +0800174#endif
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +0000175#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800176
177#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_CPLD_CSPR_EXT
178#define CONFIG_SYS_CSPR2 CONFIG_SYS_CPLD_CSPR
179#define CONFIG_SYS_AMASK2 CONFIG_SYS_CPLD_AMASK
180#define CONFIG_SYS_CSOR2 CONFIG_SYS_CPLD_CSOR
181#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_CPLD_FTIM0
182#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_CPLD_FTIM1
183#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_CPLD_FTIM2
184#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_CPLD_FTIM3
185
186/* EEPROM */
Sumit Garg4139b172017-03-30 09:52:38 +0530187#ifndef SPL_NO_EEPROM
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800188#define CONFIG_SYS_I2C_EEPROM_NXID
189#define CONFIG_SYS_EEPROM_BUS_NUM 0
Sumit Garg4139b172017-03-30 09:52:38 +0530190#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800191
192/*
193 * Environment
194 */
Gong Qianyu3ad44722015-10-26 19:47:53 +0800195
Shaohui Xiee8297342015-10-26 19:47:54 +0800196/* FMan */
Sumit Garg4139b172017-03-30 09:52:38 +0530197#ifndef SPL_NO_FMAN
York Sunc40e6f92017-04-25 08:39:52 -0700198#define AQR105_IRQ_MASK 0x40000000
Shaohui Xiee8297342015-10-26 19:47:54 +0800199
York Sunc40e6f92017-04-25 08:39:52 -0700200#ifdef CONFIG_SYS_DPAA_FMAN
Shaohui Xiee8297342015-10-26 19:47:54 +0800201#define RGMII_PHY1_ADDR 0x1
202#define RGMII_PHY2_ADDR 0x2
203
204#define QSGMII_PORT1_PHY_ADDR 0x4
205#define QSGMII_PORT2_PHY_ADDR 0x5
206#define QSGMII_PORT3_PHY_ADDR 0x6
207#define QSGMII_PORT4_PHY_ADDR 0x7
208
209#define FM1_10GEC1_PHY_ADDR 0x1
Shaohui Xiee8297342015-10-26 19:47:54 +0800210#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530211#endif
Shaohui Xiee8297342015-10-26 19:47:54 +0800212
Po Liubc323b32016-05-18 10:09:38 +0800213/* SATA */
Sumit Garg4139b172017-03-30 09:52:38 +0530214#ifndef SPL_NO_SATA
Po Liubc323b32016-05-18 10:09:38 +0800215#define SCSI_VEND_ID 0x1b4b
216#define SCSI_DEV_ID 0x9170
217#define CONFIG_SCSI_DEV_LIST {SCSI_VEND_ID, SCSI_DEV_ID}
Sumit Garg4139b172017-03-30 09:52:38 +0530218#endif
Po Liubc323b32016-05-18 10:09:38 +0800219
Aneesh Bansal9711f522015-12-08 13:54:29 +0530220#include <asm/fsl_secure_boot.h>
221
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800222#endif /* __LS1043ARDB_H__ */