blob: ed2f024be9810d5cdc78c073a231f1ee7d16099e [file] [log] [blame]
Tom Rini4549e782018-05-06 18:27:01 -04001// SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause
Patrick Delaunay3d2d1152018-03-12 10:46:17 +01002/*
3 * Copyright : STMicroelectronics 2018
Patrick Delaunay3d2d1152018-03-12 10:46:17 +01004 */
5
6#include <dt-bindings/clock/stm32mp1-clksrc.h>
Patrick Delaunay1a4f57c2020-03-06 17:54:41 +01007#include "stm32mp15-u-boot.dtsi"
Patrick Delaunay3d2d1152018-03-12 10:46:17 +01008#include "stm32mp15-ddr3-2x4Gb-1066-binG.dtsi"
9
10/ {
11 aliases {
Patrice Chotard23661602019-02-12 16:50:38 +010012 i2c3 = &i2c4;
Patrick Delaunay3d2d1152018-03-12 10:46:17 +010013 mmc0 = &sdmmc1;
Patrick Delaunay0ed232b2018-03-20 10:54:52 +010014 mmc1 = &sdmmc2;
Patrick Delaunay3d2d1152018-03-12 10:46:17 +010015 };
Patrick Delaunay8e166512018-07-27 16:37:05 +020016
Patrick Delaunay9a2ba282019-02-27 17:01:20 +010017 config {
Patrick Delaunaydd281082019-07-30 19:16:39 +020018 u-boot,boot-led = "heartbeat";
19 u-boot,error-led = "error";
Patrick Delaunay9a2ba282019-02-27 17:01:20 +010020 st,fastboot-gpios = <&gpioa 13 GPIO_ACTIVE_LOW>;
21 st,stm32prog-gpios = <&gpioa 14 GPIO_ACTIVE_LOW>;
22 };
23
Patrick Delaunay8e166512018-07-27 16:37:05 +020024 led {
Patrick Delaunay8e166512018-07-27 16:37:05 +020025 red {
Patrick Delaunaydd281082019-07-30 19:16:39 +020026 label = "error";
Patrick Delaunay8e166512018-07-27 16:37:05 +020027 gpios = <&gpioa 13 GPIO_ACTIVE_LOW>;
28 default-state = "off";
Patrick Delaunaydd281082019-07-30 19:16:39 +020029 status = "okay";
Patrick Delaunay8e166512018-07-27 16:37:05 +020030 };
Patrick Delaunaydd281082019-07-30 19:16:39 +020031
Patrick Delaunay8e166512018-07-27 16:37:05 +020032 blue {
Patrick Delaunaydd281082019-07-30 19:16:39 +020033 default-state = "on";
Patrick Delaunay8e166512018-07-27 16:37:05 +020034 };
35 };
Patrick Delaunay3d2d1152018-03-12 10:46:17 +010036};
37
Patrick Delaunaye74b74c2019-01-30 13:07:05 +010038&clk_hse {
39 st,digbypass;
40};
41
Patrice Chotard23661602019-02-12 16:50:38 +010042&i2c4 {
Patrick Delaunay3d2d1152018-03-12 10:46:17 +010043 u-boot,dm-pre-reloc;
Patrick Delaunay3d2d1152018-03-12 10:46:17 +010044};
45
46&i2c4_pins_a {
47 u-boot,dm-pre-reloc;
48 pins {
49 u-boot,dm-pre-reloc;
50 };
51};
52
Patrick Delaunay3d2d1152018-03-12 10:46:17 +010053&pmic {
54 u-boot,dm-pre-reloc;
55};
56
Patrick Delaunaya6743132018-07-09 15:17:19 +020057&rcc {
Patrick Delaunay3d2d1152018-03-12 10:46:17 +010058 st,clksrc = <
59 CLK_MPU_PLL1P
60 CLK_AXI_PLL2P
61 CLK_MCU_PLL3P
62 CLK_PLL12_HSE
63 CLK_PLL3_HSE
64 CLK_PLL4_HSE
65 CLK_RTC_LSE
66 CLK_MCO1_DISABLED
67 CLK_MCO2_DISABLED
68 >;
69
70 st,clkdiv = <
71 1 /*MPU*/
72 0 /*AXI*/
73 0 /*MCU*/
74 1 /*APB1*/
75 1 /*APB2*/
76 1 /*APB3*/
77 1 /*APB4*/
78 2 /*APB5*/
79 23 /*RTC*/
80 0 /*MCO1*/
81 0 /*MCO2*/
82 >;
83
84 st,pkcs = <
Patrick Delaunay8a07d5b2018-07-09 15:17:24 +020085 CLK_CKPER_HSE
86 CLK_FMC_ACLK
87 CLK_QSPI_ACLK
88 CLK_ETH_DISABLED
Patrick Delaunaye74b74c2019-01-30 13:07:05 +010089 CLK_SDMMC12_PLL4P
Patrick Delaunay8a07d5b2018-07-09 15:17:24 +020090 CLK_DSI_DSIPLL
Patrick Delaunayb90f0e72018-03-20 11:41:26 +010091 CLK_STGEN_HSE
Patrick Delaunay8a07d5b2018-07-09 15:17:24 +020092 CLK_USBPHY_HSE
93 CLK_SPI2S1_PLL3Q
94 CLK_SPI2S23_PLL3Q
95 CLK_SPI45_HSI
96 CLK_SPI6_HSI
97 CLK_I2C46_HSI
Patrick Delaunaye74b74c2019-01-30 13:07:05 +010098 CLK_SDMMC3_PLL4P
Patrick Delaunay8a07d5b2018-07-09 15:17:24 +020099 CLK_USBO_USBPHY
100 CLK_ADC_CKPER
101 CLK_CEC_LSE
102 CLK_I2C12_HSI
103 CLK_I2C35_HSI
104 CLK_UART1_HSI
105 CLK_UART24_HSI
106 CLK_UART35_HSI
107 CLK_UART6_HSI
108 CLK_UART78_HSI
Patrick Delaunaye74b74c2019-01-30 13:07:05 +0100109 CLK_SPDIF_PLL4P
Antonio Borneodb0cd2d2020-01-28 10:11:01 +0100110 CLK_FDCAN_PLL4R
Patrick Delaunay8a07d5b2018-07-09 15:17:24 +0200111 CLK_SAI1_PLL3Q
112 CLK_SAI2_PLL3Q
113 CLK_SAI3_PLL3Q
114 CLK_SAI4_PLL3Q
Patrick Delaunaye74b74c2019-01-30 13:07:05 +0100115 CLK_RNG1_LSI
116 CLK_RNG2_LSI
Patrick Delaunay8a07d5b2018-07-09 15:17:24 +0200117 CLK_LPTIM1_PCLK1
118 CLK_LPTIM23_PCLK3
Patrick Delaunaye74b74c2019-01-30 13:07:05 +0100119 CLK_LPTIM45_LSE
Patrick Delaunay3d2d1152018-03-12 10:46:17 +0100120 >;
121
122 /* VCO = 1300.0 MHz => P = 650 (CPU) */
123 pll1: st,pll@0 {
Patrick Delaunay8d93a972020-01-28 10:11:03 +0100124 compatible = "st,stm32mp1-pll";
125 reg = <0>;
Patrick Delaunay3d2d1152018-03-12 10:46:17 +0100126 cfg = < 2 80 0 0 0 PQR(1,0,0) >;
127 frac = < 0x800 >;
128 u-boot,dm-pre-reloc;
129 };
130
131 /* VCO = 1066.0 MHz => P = 266 (AXI), Q = 533 (GPU), R = 533 (DDR) */
132 pll2: st,pll@1 {
Patrick Delaunay8d93a972020-01-28 10:11:03 +0100133 compatible = "st,stm32mp1-pll";
134 reg = <1>;
Patrick Delaunay3d2d1152018-03-12 10:46:17 +0100135 cfg = < 2 65 1 0 0 PQR(1,1,1) >;
136 frac = < 0x1400 >;
137 u-boot,dm-pre-reloc;
138 };
139
Patrick Delaunaye74b74c2019-01-30 13:07:05 +0100140 /* VCO = 417.8 MHz => P = 209, Q = 24, R = 11 */
Patrick Delaunay3d2d1152018-03-12 10:46:17 +0100141 pll3: st,pll@2 {
Patrick Delaunay8d93a972020-01-28 10:11:03 +0100142 compatible = "st,stm32mp1-pll";
143 reg = <2>;
Patrick Delaunaye74b74c2019-01-30 13:07:05 +0100144 cfg = < 1 33 1 16 36 PQR(1,1,1) >;
145 frac = < 0x1a04 >;
Patrick Delaunay3d2d1152018-03-12 10:46:17 +0100146 u-boot,dm-pre-reloc;
147 };
148
Patrick Delaunaye74b74c2019-01-30 13:07:05 +0100149 /* VCO = 594.0 MHz => P = 99, Q = 74, R = 74 */
Patrick Delaunay3d2d1152018-03-12 10:46:17 +0100150 pll4: st,pll@3 {
Patrick Delaunay8d93a972020-01-28 10:11:03 +0100151 compatible = "st,stm32mp1-pll";
152 reg = <3>;
Patrick Delaunaye74b74c2019-01-30 13:07:05 +0100153 cfg = < 3 98 5 7 7 PQR(1,1,1) >;
Patrick Delaunay3d2d1152018-03-12 10:46:17 +0100154 u-boot,dm-pre-reloc;
155 };
156};
157
Patrick Delaunay35a54d42019-07-11 11:15:28 +0200158&sdmmc1 {
159 u-boot,dm-spl;
160};
161
Patrick Delaunay3d2d1152018-03-12 10:46:17 +0100162&sdmmc1_b4_pins_a {
163 u-boot,dm-spl;
Patrick Delaunay1a4f57c2020-03-06 17:54:41 +0100164 pins1 {
165 u-boot,dm-spl;
166 };
167 pins2 {
Patrick Delaunay3d2d1152018-03-12 10:46:17 +0100168 u-boot,dm-spl;
169 };
170};
171
172&sdmmc1_dir_pins_a {
173 u-boot,dm-spl;
Patrick Delaunay35a54d42019-07-11 11:15:28 +0200174 pins1 {
175 u-boot,dm-spl;
176 };
177 pins2 {
Patrick Delaunay3d2d1152018-03-12 10:46:17 +0100178 u-boot,dm-spl;
179 };
180};
181
Patrick Delaunay35a54d42019-07-11 11:15:28 +0200182&sdmmc2 {
Patrick Delaunay3d2d1152018-03-12 10:46:17 +0100183 u-boot,dm-spl;
184};
Patrick Delaunay0ed232b2018-03-20 10:54:52 +0100185
Patrick Delaunay0ed232b2018-03-20 10:54:52 +0100186&sdmmc2_b4_pins_a {
187 u-boot,dm-spl;
Patrick Delaunay4d7d0e22019-11-06 16:16:34 +0100188 pins1 {
189 u-boot,dm-spl;
190 };
191 pins2 {
Patrick Delaunay0ed232b2018-03-20 10:54:52 +0100192 u-boot,dm-spl;
193 };
194};
195
196&sdmmc2_d47_pins_a {
197 u-boot,dm-spl;
198 pins {
199 u-boot,dm-spl;
200 };
201};
202
Patrice Chotard23661602019-02-12 16:50:38 +0100203&uart4 {
204 u-boot,dm-pre-reloc;
205};
206
207&uart4_pins_a {
208 u-boot,dm-pre-reloc;
209 pins1 {
210 u-boot,dm-pre-reloc;
211 };
212 pins2 {
213 u-boot,dm-pre-reloc;
Patrick Delaunay7acda7e2019-07-30 19:16:18 +0200214 /* pull-up on rx to avoid floating level */
215 bias-pull-up;
Patrice Chotard23661602019-02-12 16:50:38 +0100216 };
217};