blob: d39f607e3fb2421654af7c033190d44d5b0e490e [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Jason Liu18936ee2011-11-25 00:18:01 +00002/*
3 * (C) Copyright 2007
4 * Sascha Hauer, Pengutronix
5 *
6 * (C) Copyright 2009 Freescale Semiconductor, Inc.
Jason Liu18936ee2011-11-25 00:18:01 +00007 */
8
Jeroen Hofstee5624c6b2014-10-08 22:57:52 +02009#include <bootm.h>
Jason Liu18936ee2011-11-25 00:18:01 +000010#include <common.h>
Jeroen Hofstee5624c6b2014-10-08 22:57:52 +020011#include <netdev.h>
Masahiro Yamada1221ce42016-09-21 11:28:55 +090012#include <linux/errno.h>
Jason Liu18936ee2011-11-25 00:18:01 +000013#include <asm/io.h>
14#include <asm/arch/imx-regs.h>
15#include <asm/arch/clock.h>
16#include <asm/arch/sys_proto.h>
Fabio Estevam6a376042012-04-29 08:11:13 +000017#include <asm/arch/crm_regs.h>
Peng Fan770611f2018-01-10 13:20:34 +080018#include <asm/mach-imx/boot_mode.h>
Tim Harvey70caa8e2015-05-18 06:56:46 -070019#include <imx_thermal.h>
Eric Nelsone1eb75b2012-09-23 07:30:55 +000020#include <ipu_pixfmt.h>
Ye.Li7a264162014-11-20 21:14:14 +080021#include <thermal.h>
Nikita Kiryanov44b98412014-11-21 12:47:26 +020022#include <sata.h>
Jason Liu18936ee2011-11-25 00:18:01 +000023
Yangbo Lue37ac712019-06-21 11:42:28 +080024#ifdef CONFIG_FSL_ESDHC_IMX
25#include <fsl_esdhc_imx.h>
Jason Liu18936ee2011-11-25 00:18:01 +000026#endif
27
Eric Nelson11c2e502015-02-15 14:37:21 -070028static u32 reset_cause = -1;
29
Max Krummenacher6ed4d262019-02-01 16:04:51 +010030u32 get_imx_reset_cause(void)
Jason Liu18936ee2011-11-25 00:18:01 +000031{
Jason Liu18936ee2011-11-25 00:18:01 +000032 struct src *src_regs = (struct src *)SRC_BASE_ADDR;
33
Max Krummenacher6ed4d262019-02-01 16:04:51 +010034 if (reset_cause == -1) {
35 reset_cause = readl(&src_regs->srsr);
36/* preserve the value for U-Boot proper */
37#if !defined(CONFIG_SPL_BUILD)
38 writel(reset_cause, &src_regs->srsr);
39#endif
40 }
Jason Liu18936ee2011-11-25 00:18:01 +000041
Max Krummenacher6ed4d262019-02-01 16:04:51 +010042 return reset_cause;
43}
44
45#if defined(CONFIG_DISPLAY_CPUINFO) && !defined(CONFIG_SPL_BUILD)
46static char *get_reset_cause(void)
47{
48 switch (get_imx_reset_cause()) {
Jason Liu18936ee2011-11-25 00:18:01 +000049 case 0x00001:
Fabio Estevamcece2622012-03-13 07:26:48 +000050 case 0x00011:
Jason Liu18936ee2011-11-25 00:18:01 +000051 return "POR";
52 case 0x00004:
53 return "CSU";
54 case 0x00008:
55 return "IPP USER";
56 case 0x00010:
Adrian Alonsocd562c82015-09-02 13:54:23 -050057#ifdef CONFIG_MX7
58 return "WDOG1";
59#else
Jason Liu18936ee2011-11-25 00:18:01 +000060 return "WDOG";
Adrian Alonsocd562c82015-09-02 13:54:23 -050061#endif
Jason Liu18936ee2011-11-25 00:18:01 +000062 case 0x00020:
63 return "JTAG HIGH-Z";
64 case 0x00040:
65 return "JTAG SW";
Adrian Alonsocd562c82015-09-02 13:54:23 -050066 case 0x00080:
67 return "WDOG3";
68#ifdef CONFIG_MX7
69 case 0x00100:
70 return "WDOG4";
71 case 0x00200:
72 return "TEMPSENSE";
Peng Fancd357ad2018-11-20 10:19:25 +000073#elif defined(CONFIG_IMX8M)
Peng Fan7537e932018-01-10 13:20:25 +080074 case 0x00100:
75 return "WDOG2";
76 case 0x00200:
77 return "TEMPSENSE";
Adrian Alonsocd562c82015-09-02 13:54:23 -050078#else
79 case 0x00100:
80 return "TEMPSENSE";
Jason Liu18936ee2011-11-25 00:18:01 +000081 case 0x10000:
82 return "WARM BOOT";
Adrian Alonsocd562c82015-09-02 13:54:23 -050083#endif
Jason Liu18936ee2011-11-25 00:18:01 +000084 default:
85 return "unknown reset";
86 }
87}
Prabhakar Kushwaha28420e72015-05-18 17:13:52 +053088#endif
Eric Nelson11c2e502015-02-15 14:37:21 -070089
Anatolij Gustschin38df3702017-08-28 21:46:26 +020090#if defined(CONFIG_DISPLAY_CPUINFO) && !defined(CONFIG_SPL_BUILD)
Fabio Estevama7683862012-03-20 04:21:45 +000091
Troy Kisky20332a02012-10-23 10:57:46 +000092const char *get_imx_type(u32 imxtype)
Fabio Estevama7683862012-03-20 04:21:45 +000093{
94 switch (imxtype) {
Peng Fan65a6c502019-08-27 06:25:04 +000095 case MXC_CPU_IMX8MM:
96 return "8MMQ"; /* Quad-core version of the imx8mm */
97 case MXC_CPU_IMX8MML:
98 return "8MMQL"; /* Quad-core Lite version of the imx8mm */
99 case MXC_CPU_IMX8MMD:
100 return "8MMD"; /* Dual-core version of the imx8mm */
101 case MXC_CPU_IMX8MMDL:
102 return "8MMDL"; /* Dual-core Lite version of the imx8mm */
103 case MXC_CPU_IMX8MMS:
104 return "8MMS"; /* Single-core version of the imx8mm */
105 case MXC_CPU_IMX8MMSL:
106 return "8MMSL"; /* Single-core Lite version of the imx8mm */
Peng Fancd357ad2018-11-20 10:19:25 +0000107 case MXC_CPU_IMX8MQ:
108 return "8MQ"; /* Quad-core version of the imx8m */
Fabio Estevame25a0652016-02-28 12:33:17 -0300109 case MXC_CPU_MX7S:
Stefan Agner249092f2016-05-06 11:21:50 -0700110 return "7S"; /* Single-core version of the mx7 */
Adrian Alonsocd562c82015-09-02 13:54:23 -0500111 case MXC_CPU_MX7D:
112 return "7D"; /* Dual-core version of the mx7 */
Peng Fand0acd992015-07-11 11:38:42 +0800113 case MXC_CPU_MX6QP:
114 return "6QP"; /* Quad-Plus version of the mx6 */
115 case MXC_CPU_MX6DP:
116 return "6DP"; /* Dual-Plus version of the mx6 */
Troy Kisky20332a02012-10-23 10:57:46 +0000117 case MXC_CPU_MX6Q:
Fabio Estevama7683862012-03-20 04:21:45 +0000118 return "6Q"; /* Quad-core version of the mx6 */
Fabio Estevam94db6652014-01-26 15:06:41 -0200119 case MXC_CPU_MX6D:
120 return "6D"; /* Dual-core version of the mx6 */
Troy Kisky20332a02012-10-23 10:57:46 +0000121 case MXC_CPU_MX6DL:
122 return "6DL"; /* Dual Lite version of the mx6 */
123 case MXC_CPU_MX6SOLO:
124 return "6SOLO"; /* Solo version of the mx6 */
125 case MXC_CPU_MX6SL:
Fabio Estevama7683862012-03-20 04:21:45 +0000126 return "6SL"; /* Solo-Lite version of the mx6 */
Peng Fan7ce6d3c2016-12-11 19:24:20 +0800127 case MXC_CPU_MX6SLL:
128 return "6SLL"; /* SLL version of the mx6 */
Fabio Estevam05d54b82014-06-24 17:40:58 -0300129 case MXC_CPU_MX6SX:
130 return "6SX"; /* SoloX version of the mx6 */
Peng Fan8631c062015-07-20 19:28:21 +0800131 case MXC_CPU_MX6UL:
132 return "6UL"; /* Ultra-Lite version of the mx6 */
Peng Fan65ce54b2016-08-11 14:02:38 +0800133 case MXC_CPU_MX6ULL:
134 return "6ULL"; /* ULL version of the mx6 */
Peng Fan81ae46c2019-08-08 09:55:52 +0000135 case MXC_CPU_MX6ULZ:
136 return "6ULZ"; /* ULZ version of the mx6 */
Troy Kisky20332a02012-10-23 10:57:46 +0000137 case MXC_CPU_MX51:
Fabio Estevama7683862012-03-20 04:21:45 +0000138 return "51";
Troy Kisky20332a02012-10-23 10:57:46 +0000139 case MXC_CPU_MX53:
Fabio Estevama7683862012-03-20 04:21:45 +0000140 return "53";
141 default:
Otavio Salvadore972d722012-06-30 05:07:32 +0000142 return "??";
Fabio Estevama7683862012-03-20 04:21:45 +0000143 }
144}
145
Jason Liu18936ee2011-11-25 00:18:01 +0000146int print_cpuinfo(void)
147{
Stefano Babic943a3f22015-05-26 19:53:41 +0200148 u32 cpurev;
149 __maybe_unused u32 max_freq;
Jason Liu18936ee2011-11-25 00:18:01 +0000150
151 cpurev = get_cpu_rev();
Fabio Estevama7683862012-03-20 04:21:45 +0000152
Adrian Alonso1368f992015-09-02 13:54:13 -0500153#if defined(CONFIG_IMX_THERMAL)
154 struct udevice *thermal_dev;
155 int cpu_tmp, minc, maxc, ret;
156
Tim Harveyb83ddac2015-05-18 07:02:25 -0700157 printf("CPU: Freescale i.MX%s rev%d.%d",
158 get_imx_type((cpurev & 0xFF000) >> 12),
159 (cpurev & 0x000F0) >> 4,
160 (cpurev & 0x0000F) >> 0);
161 max_freq = get_cpu_speed_grade_hz();
162 if (!max_freq || max_freq == mxc_get_clock(MXC_ARM_CLK)) {
163 printf(" at %dMHz\n", mxc_get_clock(MXC_ARM_CLK) / 1000000);
164 } else {
165 printf(" %d MHz (running at %d MHz)\n", max_freq / 1000000,
166 mxc_get_clock(MXC_ARM_CLK) / 1000000);
167 }
168#else
Fabio Estevama7683862012-03-20 04:21:45 +0000169 printf("CPU: Freescale i.MX%s rev%d.%d at %d MHz\n",
170 get_imx_type((cpurev & 0xFF000) >> 12),
Jason Liu18936ee2011-11-25 00:18:01 +0000171 (cpurev & 0x000F0) >> 4,
172 (cpurev & 0x0000F) >> 0,
173 mxc_get_clock(MXC_ARM_CLK) / 1000000);
Tim Harveyb83ddac2015-05-18 07:02:25 -0700174#endif
Ye.Li7a264162014-11-20 21:14:14 +0800175
Adrian Alonso1368f992015-09-02 13:54:13 -0500176#if defined(CONFIG_IMX_THERMAL)
Tim Harvey70caa8e2015-05-18 06:56:46 -0700177 puts("CPU: ");
178 switch (get_cpu_temp_grade(&minc, &maxc)) {
179 case TEMP_AUTOMOTIVE:
180 puts("Automotive temperature grade ");
181 break;
182 case TEMP_INDUSTRIAL:
183 puts("Industrial temperature grade ");
184 break;
185 case TEMP_EXTCOMMERCIAL:
186 puts("Extended Commercial temperature grade ");
187 break;
188 default:
189 puts("Commercial temperature grade ");
190 break;
191 }
192 printf("(%dC to %dC)", minc, maxc);
Ye.Li7a264162014-11-20 21:14:14 +0800193 ret = uclass_get_device(UCLASS_THERMAL, 0, &thermal_dev);
194 if (!ret) {
195 ret = thermal_get_temp(thermal_dev, &cpu_tmp);
196
197 if (!ret)
Tim Harvey70caa8e2015-05-18 06:56:46 -0700198 printf(" at %dC\n", cpu_tmp);
Ye.Li7a264162014-11-20 21:14:14 +0800199 else
Fabio Estevam3a384b42015-09-08 14:43:10 -0300200 debug(" - invalid sensor data\n");
Ye.Li7a264162014-11-20 21:14:14 +0800201 } else {
Fabio Estevam3a384b42015-09-08 14:43:10 -0300202 debug(" - invalid sensor device\n");
Ye.Li7a264162014-11-20 21:14:14 +0800203 }
204#endif
205
Jason Liu18936ee2011-11-25 00:18:01 +0000206 printf("Reset cause: %s\n", get_reset_cause());
207 return 0;
208}
209#endif
210
211int cpu_eth_init(bd_t *bis)
212{
213 int rc = -ENODEV;
214
215#if defined(CONFIG_FEC_MXC)
216 rc = fecmxc_initialize(bis);
217#endif
218
219 return rc;
220}
221
Yangbo Lue37ac712019-06-21 11:42:28 +0800222#ifdef CONFIG_FSL_ESDHC_IMX
Jason Liu18936ee2011-11-25 00:18:01 +0000223/*
224 * Initializes on-chip MMC controllers.
225 * to override, implement board_mmc_init()
226 */
227int cpu_mmc_init(bd_t *bis)
228{
Jason Liu18936ee2011-11-25 00:18:01 +0000229 return fsl_esdhc_mmc_init(bis);
Jason Liu18936ee2011-11-25 00:18:01 +0000230}
Benoît Thébaudeauecb0f312012-08-17 10:42:55 +0000231#endif
Jason Liu18936ee2011-11-25 00:18:01 +0000232
Peng Fancd357ad2018-11-20 10:19:25 +0000233#if !(defined(CONFIG_MX7) || defined(CONFIG_IMX8M))
Fabio Estevam6a376042012-04-29 08:11:13 +0000234u32 get_ahb_clk(void)
235{
236 struct mxc_ccm_reg *imx_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
237 u32 reg, ahb_podf;
238
239 reg = __raw_readl(&imx_ccm->cbcdr);
240 reg &= MXC_CCM_CBCDR_AHB_PODF_MASK;
241 ahb_podf = reg >> MXC_CCM_CBCDR_AHB_PODF_OFFSET;
242
243 return get_periph_clk() / (ahb_podf + 1);
244}
Adrian Alonsocd562c82015-09-02 13:54:23 -0500245#endif
Eric Nelsone1eb75b2012-09-23 07:30:55 +0000246
Eric Nelsone1eb75b2012-09-23 07:30:55 +0000247void arch_preboot_os(void)
248{
Marek Vasut42dc1232019-06-09 03:50:51 +0200249#if defined(CONFIG_PCIE_IMX) && !CONFIG_IS_ENABLED(DM_PCI)
Tim Harvey6ecbe132017-05-12 12:58:41 -0700250 imx_pcie_remove();
251#endif
Simon Glass10e40d52017-06-14 21:28:25 -0600252#if defined(CONFIG_SATA)
Ludwig Zenz86e59532019-07-02 15:10:52 +0200253 if (!is_mx6sdl()) {
254 sata_remove(0);
Soeren Mochdd1c8f12014-11-27 10:11:41 +0100255#if defined(CONFIG_MX6)
Ludwig Zenz86e59532019-07-02 15:10:52 +0200256 disable_sata_clock();
Soeren Mochdd1c8f12014-11-27 10:11:41 +0100257#endif
Ludwig Zenz86e59532019-07-02 15:10:52 +0200258 }
Nikita Kiryanov44b98412014-11-21 12:47:26 +0200259#endif
260#if defined(CONFIG_VIDEO_IPUV3)
Eric Nelsone1eb75b2012-09-23 07:30:55 +0000261 /* disable video before launching O/S */
262 ipuv3_fb_shutdown();
Eric Nelsone1eb75b2012-09-23 07:30:55 +0000263#endif
Igor Opaniuk8c1df092019-06-04 00:05:59 +0300264#if defined(CONFIG_VIDEO_MXS) && !defined(CONFIG_DM_VIDEO)
Peng Fan623787f2015-10-29 15:54:51 +0800265 lcdif_power_down();
266#endif
Nikita Kiryanov44b98412014-11-21 12:47:26 +0200267}
Fabio Estevam32c81ea2014-11-14 11:27:21 -0200268
Peng Fancd357ad2018-11-20 10:19:25 +0000269#ifndef CONFIG_IMX8M
Fabio Estevam32c81ea2014-11-14 11:27:21 -0200270void set_chipselect_size(int const cs_size)
271{
272 unsigned int reg;
273 struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
274 reg = readl(&iomuxc_regs->gpr[1]);
275
276 switch (cs_size) {
277 case CS0_128:
278 reg &= ~0x7; /* CS0=128MB, CS1=0, CS2=0, CS3=0 */
279 reg |= 0x5;
280 break;
281 case CS0_64M_CS1_64M:
282 reg &= ~0x3F; /* CS0=64MB, CS1=64MB, CS2=0, CS3=0 */
283 reg |= 0x1B;
284 break;
285 case CS0_64M_CS1_32M_CS2_32M:
286 reg &= ~0x1FF; /* CS0=64MB, CS1=32MB, CS2=32MB, CS3=0 */
287 reg |= 0x4B;
288 break;
289 case CS0_32M_CS1_32M_CS2_32M_CS3_32M:
290 reg &= ~0xFFF; /* CS0=32MB, CS1=32MB, CS2=32MB, CS3=32MB */
291 reg |= 0x249;
292 break;
293 default:
294 printf("Unknown chip select size: %d\n", cs_size);
295 break;
296 }
297
298 writel(reg, &iomuxc_regs->gpr[1]);
299}
Peng Fan7537e932018-01-10 13:20:25 +0800300#endif
Fabio Estevam4555c262017-11-27 10:25:09 -0200301
Peng Fancd357ad2018-11-20 10:19:25 +0000302#if defined(CONFIG_MX7) || defined(CONFIG_IMX8M)
Peng Fan423e84b2018-01-10 13:20:29 +0800303/*
304 * OCOTP_TESTER3[9:8] (see Fusemap Description Table offset 0x440)
305 * defines a 2-bit SPEED_GRADING
306 */
307#define OCOTP_TESTER3_SPEED_SHIFT 8
Peng Fane56d9d72018-01-10 13:20:30 +0800308enum cpu_speed {
309 OCOTP_TESTER3_SPEED_GRADE0,
310 OCOTP_TESTER3_SPEED_GRADE1,
311 OCOTP_TESTER3_SPEED_GRADE2,
312 OCOTP_TESTER3_SPEED_GRADE3,
313};
Peng Fan423e84b2018-01-10 13:20:29 +0800314
315u32 get_cpu_speed_grade_hz(void)
316{
317 struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
318 struct fuse_bank *bank = &ocotp->bank[1];
319 struct fuse_bank1_regs *fuse =
320 (struct fuse_bank1_regs *)bank->fuse_regs;
321 uint32_t val;
322
323 val = readl(&fuse->tester3);
324 val >>= OCOTP_TESTER3_SPEED_SHIFT;
325 val &= 0x3;
326
327 switch(val) {
Peng Fane56d9d72018-01-10 13:20:30 +0800328 case OCOTP_TESTER3_SPEED_GRADE0:
Peng Fan423e84b2018-01-10 13:20:29 +0800329 return 800000000;
Peng Fane56d9d72018-01-10 13:20:30 +0800330 case OCOTP_TESTER3_SPEED_GRADE1:
331 return is_mx7() ? 500000000 : 1000000000;
332 case OCOTP_TESTER3_SPEED_GRADE2:
333 return is_mx7() ? 1000000000 : 1300000000;
334 case OCOTP_TESTER3_SPEED_GRADE3:
335 return is_mx7() ? 1200000000 : 1500000000;
Peng Fan423e84b2018-01-10 13:20:29 +0800336 }
Peng Fane56d9d72018-01-10 13:20:30 +0800337
Peng Fan423e84b2018-01-10 13:20:29 +0800338 return 0;
339}
340
341/*
342 * OCOTP_TESTER3[7:6] (see Fusemap Description Table offset 0x440)
343 * defines a 2-bit SPEED_GRADING
344 */
345#define OCOTP_TESTER3_TEMP_SHIFT 6
346
347u32 get_cpu_temp_grade(int *minc, int *maxc)
348{
349 struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
350 struct fuse_bank *bank = &ocotp->bank[1];
351 struct fuse_bank1_regs *fuse =
352 (struct fuse_bank1_regs *)bank->fuse_regs;
353 uint32_t val;
354
355 val = readl(&fuse->tester3);
356 val >>= OCOTP_TESTER3_TEMP_SHIFT;
357 val &= 0x3;
358
359 if (minc && maxc) {
360 if (val == TEMP_AUTOMOTIVE) {
361 *minc = -40;
362 *maxc = 125;
363 } else if (val == TEMP_INDUSTRIAL) {
364 *minc = -40;
365 *maxc = 105;
366 } else if (val == TEMP_EXTCOMMERCIAL) {
367 *minc = -20;
368 *maxc = 105;
369 } else {
370 *minc = 0;
371 *maxc = 95;
372 }
373 }
374 return val;
375}
376#endif
377
Peng Fancd357ad2018-11-20 10:19:25 +0000378#if defined(CONFIG_MX7) || defined(CONFIG_IMX8M)
Peng Fan770611f2018-01-10 13:20:34 +0800379enum boot_device get_boot_device(void)
380{
381 struct bootrom_sw_info **p =
382 (struct bootrom_sw_info **)(ulong)ROM_SW_INFO_ADDR;
383
384 enum boot_device boot_dev = SD1_BOOT;
385 u8 boot_type = (*p)->boot_dev_type;
386 u8 boot_instance = (*p)->boot_dev_instance;
387
388 switch (boot_type) {
389 case BOOT_TYPE_SD:
390 boot_dev = boot_instance + SD1_BOOT;
391 break;
392 case BOOT_TYPE_MMC:
393 boot_dev = boot_instance + MMC1_BOOT;
394 break;
395 case BOOT_TYPE_NAND:
396 boot_dev = NAND_BOOT;
397 break;
398 case BOOT_TYPE_QSPI:
399 boot_dev = QSPI_BOOT;
400 break;
401 case BOOT_TYPE_WEIM:
402 boot_dev = WEIM_NOR_BOOT;
403 break;
404 case BOOT_TYPE_SPINOR:
405 boot_dev = SPI_NOR_BOOT;
406 break;
Peng Fancd357ad2018-11-20 10:19:25 +0000407#ifdef CONFIG_IMX8M
Peng Fan80ebf862018-01-10 13:20:35 +0800408 case BOOT_TYPE_USB:
409 boot_dev = USB_BOOT;
410 break;
411#endif
Peng Fan770611f2018-01-10 13:20:34 +0800412 default:
413 break;
414 }
415
416 return boot_dev;
417}
418#endif
419
Fabio Estevam4555c262017-11-27 10:25:09 -0200420#ifdef CONFIG_NXP_BOARD_REVISION
421int nxp_board_rev(void)
422{
423 /*
424 * Get Board ID information from OCOTP_GP1[15:8]
425 * RevA: 0x1
426 * RevB: 0x2
427 * RevC: 0x3
428 */
429 struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
430 struct fuse_bank *bank = &ocotp->bank[4];
431 struct fuse_bank4_regs *fuse =
432 (struct fuse_bank4_regs *)bank->fuse_regs;
433
434 return (readl(&fuse->gp1) >> 8 & 0x0F);
435}
436
437char nxp_board_rev_string(void)
438{
439 const char *rev = "A";
440
441 return (*rev + nxp_board_rev() - 1);
442}
443#endif