blob: 5435ca8f4ea40fe99b1314f59d950514132e717a [file] [log] [blame]
Vaibhav Hiremathed01e452010-06-07 15:20:43 -04001/*
2 * am3517_evm.h - Default configuration for AM3517 EVM board.
3 *
4 * Author: Vaibhav Hiremath <hvaibhav@ti.com>
5 *
6 * Based on omap3_evm_config.h
7 *
8 * Copyright (C) 2010 Texas Instruments Incorporated
9 *
Wolfgang Denk1a459662013-07-08 09:37:19 +020010 * SPDX-License-Identifier: GPL-2.0+
Vaibhav Hiremathed01e452010-06-07 15:20:43 -040011 */
12
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
Derald D. Woods3f53e612016-03-05 13:19:59 -060016#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
17
Vaibhav Hiremath1a5038c2010-06-07 15:20:53 -040018#define CONFIG_EMIF4 /* The chip has EMIF4 controller */
Vaibhav Hiremathed01e452010-06-07 15:20:43 -040019
Derald D. Woods3f53e612016-03-05 13:19:59 -060020/*
21 * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
22 * 64 bytes before this address should be set aside for u-boot.img's
23 * header. That is 0x800FFFC0--0x80100000 should not be used for any
24 * other needs.
25 */
26#define CONFIG_SYS_TEXT_BASE 0x80100000
27#define CONFIG_SYS_SPL_MALLOC_START 0x80208000
28#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
29
Vaibhav Hiremathed01e452010-06-07 15:20:43 -040030#include <asm/arch/cpu.h> /* get chip and board defs */
Nishanth Menon987ec582015-03-09 17:12:04 -050031#include <asm/arch/omap.h>
Vaibhav Hiremathed01e452010-06-07 15:20:43 -040032
Derald D. Woods3f53e612016-03-05 13:19:59 -060033#define CONFIG_MISC_INIT_R
34#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
35#define CONFIG_SETUP_MEMORY_TAGS
36#define CONFIG_INITRD_TAG
37#define CONFIG_REVISION_TAG
Vaibhav Hiremathed01e452010-06-07 15:20:43 -040038
39/* Clock Defines */
40#define V_OSCK 26000000 /* Clock output from T2 */
41#define V_SCLK (V_OSCK >> 1)
42
Derald D. Woods3f53e612016-03-05 13:19:59 -060043/* Size of malloc() pool */
44#define CONFIG_SYS_MALLOC_LEN (16 << 20)
Vaibhav Hiremathed01e452010-06-07 15:20:43 -040045
Derald D. Woods3f53e612016-03-05 13:19:59 -060046/* Hardware drivers */
Yegor Yefremov0a0db402015-07-27 11:10:58 +020047
Derald D. Woods3f53e612016-03-05 13:19:59 -060048/* NS16550 Configuration */
Vaibhav Hiremathed01e452010-06-07 15:20:43 -040049#define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
Vaibhav Hiremathed01e452010-06-07 15:20:43 -040050#define CONFIG_SYS_NS16550_SERIAL
51#define CONFIG_SYS_NS16550_REG_SIZE (-4)
52#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
53
Derald D. Woods3f53e612016-03-05 13:19:59 -060054/* select serial console configuration */
Vaibhav Hiremathed01e452010-06-07 15:20:43 -040055#define CONFIG_CONS_INDEX 3
56#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
57#define CONFIG_SERIAL3 3 /* UART3 on AM3517 EVM */
58
59/* allow to overwrite serial and ethaddr */
60#define CONFIG_ENV_OVERWRITE
Vaibhav Hiremathed01e452010-06-07 15:20:43 -040061#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
62 115200}
Derald D. Woods3f53e612016-03-05 13:19:59 -060063
Ajay Kumar Gupta7dc27b02010-07-09 11:43:50 +053064/*
65 * USB configuration
Paul Kocialkowski95de1e22015-08-04 17:04:06 +020066 * Enable CONFIG_USB_MUSB_HOST for Host functionalities MSC, keyboard
67 * Enable CONFIG_USB_MUSB_GADGET for Device functionalities.
Ajay Kumar Gupta7dc27b02010-07-09 11:43:50 +053068 */
Ilya Yanok88919ff2012-11-06 13:48:28 +000069#define CONFIG_USB_MUSB_AM35X
Paul Kocialkowski95de1e22015-08-04 17:04:06 +020070#define CONFIG_USB_MUSB_PIO_ONLY
Ajay Kumar Gupta7dc27b02010-07-09 11:43:50 +053071
Ilya Yanok88919ff2012-11-06 13:48:28 +000072#ifdef CONFIG_USB_MUSB_AM35X
Ajay Kumar Gupta7dc27b02010-07-09 11:43:50 +053073
Paul Kocialkowski95de1e22015-08-04 17:04:06 +020074#ifdef CONFIG_USB_MUSB_HOST
Ajay Kumar Gupta7dc27b02010-07-09 11:43:50 +053075
Ajay Kumar Gupta7dc27b02010-07-09 11:43:50 +053076#ifdef CONFIG_USB_KEYBOARD
Ajay Kumar Gupta7dc27b02010-07-09 11:43:50 +053077#define CONFIG_PREBOOT "usb start"
78#endif /* CONFIG_USB_KEYBOARD */
79
Paul Kocialkowski95de1e22015-08-04 17:04:06 +020080#endif /* CONFIG_USB_MUSB_HOST */
Ajay Kumar Gupta7dc27b02010-07-09 11:43:50 +053081
Paul Kocialkowski95de1e22015-08-04 17:04:06 +020082#ifdef CONFIG_USB_MUSB_GADGET
Ilya Yanok88919ff2012-11-06 13:48:28 +000083#define CONFIG_USB_ETHER
84#define CONFIG_USB_ETH_RNDIS
Paul Kocialkowski95de1e22015-08-04 17:04:06 +020085#endif /* CONFIG_USB_MUSB_GADGET */
Ajay Kumar Gupta7dc27b02010-07-09 11:43:50 +053086
Ilya Yanok88919ff2012-11-06 13:48:28 +000087#endif /* CONFIG_USB_MUSB_AM35X */
Ajay Kumar Gupta7dc27b02010-07-09 11:43:50 +053088
Derald D. Woods3f53e612016-03-05 13:19:59 -060089/* I2C */
Heiko Schocher6789e842013-10-22 11:03:18 +020090#define CONFIG_SYS_I2C
91#define CONFIG_SYS_OMAP24_I2C_SPEED 100000
92#define CONFIG_SYS_OMAP24_I2C_SLAVE 1
Vaibhav Hiremathed01e452010-06-07 15:20:43 -040093
Derald D. Woods3f53e612016-03-05 13:19:59 -060094/* Ethernet */
Tom Rini18a02e82011-12-06 08:49:41 -070095#define CONFIG_DRIVER_TI_EMAC
96#define CONFIG_DRIVER_TI_EMAC_USE_RMII
97#define CONFIG_MII
98#define CONFIG_BOOTP_DEFAULT
99#define CONFIG_BOOTP_DNS
100#define CONFIG_BOOTP_DNS2
101#define CONFIG_BOOTP_SEND_HOSTNAME
102#define CONFIG_NET_RETRY_COUNT 10
103
Derald D. Woods3f53e612016-03-05 13:19:59 -0600104/* Board NAND Info. */
105#ifdef CONFIG_NAND
106#define CONFIG_NAND_OMAP_GPMC
107#define CONFIG_NAND_OMAP_GPMC_PREFETCH
Vaibhav Hiremathed01e452010-06-07 15:20:43 -0400108#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
109 /* to access nand */
110#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
111 /* to access */
112 /* nand at CS0 */
Vaibhav Hiremathed01e452010-06-07 15:20:43 -0400113#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */
114 /* NAND devices */
Derald D. Woods138daa72016-03-05 13:19:58 -0600115#define CONFIG_SYS_NAND_BUSWIDTH_16BIT
Tom Rini5059a2a2011-11-18 12:48:10 +0000116#define CONFIG_SYS_NAND_5_ADDR_CYCLE
117#define CONFIG_SYS_NAND_PAGE_COUNT 64
118#define CONFIG_SYS_NAND_PAGE_SIZE 2048
119#define CONFIG_SYS_NAND_OOBSIZE 64
Derald D. Woods138daa72016-03-05 13:19:58 -0600120#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
Tom Rini5059a2a2011-11-18 12:48:10 +0000121#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
Derald D. Woods138daa72016-03-05 13:19:58 -0600122#define CONFIG_SYS_NAND_ECCPOS { 2, 3, 4, 5, 6, 7, 8, 9, 10, \
123 11, 12, 13, 14, 16, 17, 18, 19, 20, \
124 21, 22, 23, 24, 25, 26, 27, 28, 30, \
125 31, 32, 33, 34, 35, 36, 37, 38, 39, \
126 40, 41, 42, 44, 45, 46, 47, 48, 49, \
127 50, 51, 52, 53, 54, 55, 56 }
128
Tom Rini5059a2a2011-11-18 12:48:10 +0000129#define CONFIG_SYS_NAND_ECCSIZE 512
Derald D. Woods138daa72016-03-05 13:19:58 -0600130#define CONFIG_SYS_NAND_ECCBYTES 13
131#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_BCH8_CODE_HW_DETECTION_SW
132#define CONFIG_SYS_NAND_MAX_OOBFREE 2
133#define CONFIG_SYS_NAND_MAX_ECCPOS 56
Tom Rini5059a2a2011-11-18 12:48:10 +0000134#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
135#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
Derald D. Woods3f53e612016-03-05 13:19:59 -0600136#define CONFIG_MTD_PARTITIONS /* required for UBI partition support */
137#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
138/* NAND block size is 128 KiB. Synchronize these values with
139 * corresponding Device Tree entries in Linux:
140 * MLO(SPL) 4 * NAND_BLOCK_SIZE = 512 KiB @ 0x000000
141 * U-Boot 15 * NAND_BLOCK_SIZE = 1920 KiB @ 0x080000
142 * U-Boot environment 2 * NAND_BLOCK_SIZE = 256 KiB @ 0x260000
143 * Kernel 64 * NAND_BLOCK_SIZE = 8 MiB @ 0x2A0000
144 * DTB 4 * NAND_BLOCK_SIZE = 512 KiB @ 0xAA0000
145 * RootFS Remaining Flash Space @ 0xB20000
146 */
147#define MTDIDS_DEFAULT "nand0=omap2-nand.0"
148#define MTDPARTS_DEFAULT "mtdparts=omap2-nand.0:" \
149 "512k(MLO)," \
150 "1920k(u-boot)," \
151 "256k(u-boot-env)," \
152 "8m(kernel)," \
153 "512k(dtb)," \
154 "-(rootfs)"
155#else
156#define MTDIDS_DEFAULT
157#define MTDPARTS_DEFAULT
158#endif /* CONFIG_NAND */
159
160/* Environment information */
Derald D. Woods3f53e612016-03-05 13:19:59 -0600161
162#define CONFIG_BOOTFILE "uImage"
163
164#define CONFIG_EXTRA_ENV_SETTINGS \
165 "loadaddr=0x82000000\0" \
166 "console=ttyO2,115200n8\0" \
167 "fdtfile=am3517-evm.dtb\0" \
168 "fdtaddr=0x82C00000\0" \
169 "vram=16M\0" \
170 "bootenv=uEnv.txt\0" \
171 "cmdline=\0" \
172 "optargs=\0" \
173 "mtdids=" MTDIDS_DEFAULT "\0" \
174 "mtdparts=" MTDPARTS_DEFAULT "\0" \
175 "mmcdev=0\0" \
176 "mmcpart=1\0" \
177 "mmcroot=/dev/mmcblk0p2 rw\0" \
178 "mmcrootfstype=ext4 rootwait fixrtc\0" \
179 "mmcargs=setenv bootargs console=${console} " \
180 "${mtdparts} " \
181 "${optargs} " \
182 "root=${mmcroot} " \
183 "rootfstype=${mmcrootfstype} " \
184 "${cmdline}\0" \
185 "nandargs=setenv bootargs console=${console} " \
186 "${mtdparts} " \
187 "${optargs} " \
188 "root=ubi0:rootfs rw ubi.mtd=rootfs " \
189 "rootfstype=ubifs rootwait " \
190 "${cmdline}\0" \
191 "loadbootenv=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${bootenv}\0"\
192 "importbootenv=echo Importing environment from mmc ...; " \
193 "env import -t ${loadaddr} ${filesize}\0" \
194 "bootscript=echo Running bootscript from mmc ...; " \
195 "source ${loadaddr}\0" \
196 "loadimage=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${bootfile}\0" \
197 "loadfdt=fatload mmc ${mmcdev}:${mmcpart} ${fdtaddr} ${fdtfile}\0" \
198 "mmcboot=echo Booting from mmc ...; " \
199 "run mmcargs; " \
200 "bootz ${loadaddr} - ${fdtaddr}\0" \
201 "nandboot=echo Booting from nand ...; " \
202 "run nandargs; " \
203 "nand read ${loadaddr} 2a0000 800000; " \
204 "nand read ${fdtaddr} aa0000 80000; " \
205 "bootm ${loadaddr} - ${fdtaddr}\0" \
206
207#define CONFIG_BOOTCOMMAND \
208 "mmc dev ${mmcdev}; if mmc rescan; then " \
209 "echo SD/MMC found on device $mmcdev; " \
210 "if run loadbootenv; then " \
211 "run importbootenv; " \
212 "fi; " \
213 "echo Checking if uenvcmd is set ...; " \
214 "if test -n $uenvcmd; then " \
215 "echo Running uenvcmd ...; " \
216 "run uenvcmd; " \
217 "fi; " \
218 "echo Running default loadimage ...; " \
219 "setenv bootfile zImage; " \
220 "if run loadimage; then " \
221 "run loadfdt; " \
222 "run mmcboot; " \
223 "fi; " \
224 "else run nandboot; fi"
225
226/* Miscellaneous configurable options */
227#define CONFIG_AUTO_COMPLETE
228#define CONFIG_CMDLINE_EDITING
Derald D. Woods3f53e612016-03-05 13:19:59 -0600229#define CONFIG_SYS_LONGHELP
Derald D. Woods3f53e612016-03-05 13:19:59 -0600230
231/* We set the max number of command args high to avoid HUSH bugs. */
232#define CONFIG_SYS_MAXARGS 64
233
234/* Console I/O Buffer Size */
235#define CONFIG_SYS_CBSIZE 512
Derald D. Woods3f53e612016-03-05 13:19:59 -0600236
237/* memtest works on */
238#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
239#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
240 0x01F00000) /* 31MB */
241
242#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
243 /* address */
Tom Rini5059a2a2011-11-18 12:48:10 +0000244
245/*
Derald D. Woods3f53e612016-03-05 13:19:59 -0600246 * AM3517 has 12 GP timers, they can be driven by the system clock
247 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
248 * This rate is divided by a local divisor.
Tom Rini5059a2a2011-11-18 12:48:10 +0000249 */
Derald D. Woods3f53e612016-03-05 13:19:59 -0600250#define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
251#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
252
253/* Physical Memory Map */
254#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
255#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
256#define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024)
257#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
258#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
259#define CONFIG_SYS_INIT_RAM_SIZE 0x800
260#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
261 CONFIG_SYS_INIT_RAM_SIZE - \
262 GENERATED_GBL_DATA_SIZE)
263
264/* FLASH and environment organization */
265
266/* **** PISMO SUPPORT *** */
267#define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors */
268 /* on one chip */
269#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */
270#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
271
272#if defined(CONFIG_NAND)
273#define CONFIG_SYS_FLASH_BASE NAND_BASE
274#endif
275
276/* Monitor at start of flash */
277#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
278
279#define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
280#define CONFIG_ENV_SIZE CONFIG_SYS_ENV_SECT_SIZE
281#define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
282#define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
283#define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
Derald D. Woods3f53e612016-03-05 13:19:59 -0600284
285/* Defines for SPL */
286#define CONFIG_SPL_FRAMEWORK
Derald D. Woods3f53e612016-03-05 13:19:59 -0600287#define CONFIG_SPL_NAND_SIMPLE
288#define CONFIG_SPL_TEXT_BASE 0x40200000
Tom Rinifa2f81b2016-08-26 13:30:43 -0400289#define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
290 CONFIG_SPL_TEXT_BASE)
Derald D. Woods3f53e612016-03-05 13:19:59 -0600291
292#define CONFIG_SPL_BSS_START_ADDR 0x80000000
293#define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
294
Derald D. Woods3f53e612016-03-05 13:19:59 -0600295#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
296#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
297
Derald D. Woods3f53e612016-03-05 13:19:59 -0600298#define CONFIG_SPL_NAND_BASE
299#define CONFIG_SPL_NAND_DRIVERS
300#define CONFIG_SPL_NAND_ECC
Tom Rini5059a2a2011-11-18 12:48:10 +0000301
Vaibhav Hiremathed01e452010-06-07 15:20:43 -0400302#endif /* __CONFIG_H */