blob: bb8ce43babfb021edb1c03cc91c0b17ba1e491c2 [file] [log] [blame]
wdenk12f34242003-09-02 22:48:03 +00001/*
wdenkfbe4b5c2003-10-06 21:55:32 +00002 * (C) Copyright 2003
3 * DAVE Srl
wdenk12f34242003-09-02 22:48:03 +00004 *
wdenkfbe4b5c2003-10-06 21:55:32 +00005 * http://www.dave-tech.it
6 * http://www.wawnet.biz
7 * mailto:info@wawnet.biz
8 *
9 * Credits: Stefan Roese, Wolfgang Denk
wdenk12f34242003-09-02 22:48:03 +000010 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27/*
28 * board/config.h - configuration options, board specific
29 */
30
31#ifndef __CONFIG_H
32#define __CONFIG_H
33
wdenk42d1f032003-10-15 23:53:47 +000034#define CONFIG_PPCHAMELEON_MODULE_BA 0 /* Basic Model */
wdenkfbe4b5c2003-10-06 21:55:32 +000035#define CONFIG_PPCHAMELEON_MODULE_ME 1 /* Medium Model */
36#define CONFIG_PPCHAMELEON_MODULE_HI 2 /* High-End Model */
wdenkc837dcb2004-01-20 23:12:12 +000037#ifndef CONFIG_PPCHAMELEON_MODULE_MODEL
38#define CONFIG_PPCHAMELEON_MODULE_MODEL CONFIG_PPCHAMELEON_MODULE_BA
wdenkfbe4b5c2003-10-06 21:55:32 +000039#endif
40
wdenke55ca7e2004-07-01 21:40:08 +000041
42/* Only one of the following two symbols must be defined (default is 25 MHz)
43 * CONFIG_PPCHAMELEON_CLK_25
44 * CONFIG_PPCHAMELEON_CLK_33
45 */
46
47#if (defined(CONFIG_PPCHAMELEON_CLK_25) && defined(CONFIG_PPCHAMELEON_CLK_33))
48#error "* Two external frequencies (SysClk) are defined! *"
49#endif
50
51#undef CONFIG_PPCHAMELEON_SMI712
52
wdenk12f34242003-09-02 22:48:03 +000053/*
54 * Debug stuff
55 */
wdenkc837dcb2004-01-20 23:12:12 +000056#undef __DEBUG_START_FROM_SRAM__
wdenk12f34242003-09-02 22:48:03 +000057#define __DISABLE_MACHINE_EXCEPTION__
58
59#ifdef __DEBUG_START_FROM_SRAM__
60#define CFG_DUMMY_FLASH_SIZE 1024*1024*4
61#endif
62
63/*
64 * High Level Configuration Options
65 * (easy to change)
66 */
67
68#define CONFIG_405EP 1 /* This is a PPC405 CPU */
wdenkc837dcb2004-01-20 23:12:12 +000069#define CONFIG_4xx 1 /* ...member of PPC4xx family */
70#define CONFIG_PPCHAMELEONEVB 1 /* ...on a PPChameleonEVB board */
wdenk12f34242003-09-02 22:48:03 +000071
wdenkc837dcb2004-01-20 23:12:12 +000072#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
73#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
wdenk12f34242003-09-02 22:48:03 +000074
wdenke55ca7e2004-07-01 21:40:08 +000075
76#ifdef CONFIG_PPCHAMELEON_CLK_25
77 #define CONFIG_SYS_CLK_FREQ 25000000 /* external frequency to pll */
78#elif (defined (CONFIG_PPCHAMELEON_CLK_33))
wdenkc837dcb2004-01-20 23:12:12 +000079#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
wdenke55ca7e2004-07-01 21:40:08 +000080#else
81#error "* External frequency (SysClk) not defined! *"
82#endif
wdenk12f34242003-09-02 22:48:03 +000083
wdenk12f34242003-09-02 22:48:03 +000084#define CONFIG_BAUDRATE 115200
wdenk4d816772003-09-03 14:03:26 +000085#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
wdenk12f34242003-09-02 22:48:03 +000086
wdenk12f34242003-09-02 22:48:03 +000087#undef CONFIG_BOOTARGS
wdenk12f34242003-09-02 22:48:03 +000088
wdenk200f8c72003-09-13 19:13:29 +000089/* Ethernet stuff */
90#define CONFIG_ENV_OVERWRITE /* Let the user to change the Ethernet MAC addresses */
91#define CONFIG_ETHADDR 00:50:c2:1e:af:fe
wdenkc837dcb2004-01-20 23:12:12 +000092#define CONFIG_ETH1ADDR 00:50:c2:1e:af:fd
wdenk12f34242003-09-02 22:48:03 +000093
94#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
95#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
96
wdenk12f34242003-09-02 22:48:03 +000097#undef CONFIG_EXT_PHY
wdenkcea655a2004-06-06 23:53:59 +000098#define CONFIG_NET_MULTI 1
wdenk4d816772003-09-03 14:03:26 +000099
wdenk12f34242003-09-02 22:48:03 +0000100#define CONFIG_MII 1 /* MII PHY management */
wdenkc837dcb2004-01-20 23:12:12 +0000101#ifndef CONFIG_EXT_PHY
wdenkcea655a2004-06-06 23:53:59 +0000102#define CONFIG_PHY_ADDR 0 /* EMAC0 PHY address */
103#define CONFIG_PHY1_ADDR 1 /* EMAC1 PHY address */
wdenk12f34242003-09-02 22:48:03 +0000104#else
wdenkc837dcb2004-01-20 23:12:12 +0000105#define CONFIG_PHY_ADDR 2 /* PHY address */
wdenk12f34242003-09-02 22:48:03 +0000106#endif
wdenkc837dcb2004-01-20 23:12:12 +0000107#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ
wdenk12f34242003-09-02 22:48:03 +0000108
wdenk12f34242003-09-02 22:48:03 +0000109#define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
wdenk12f34242003-09-02 22:48:03 +0000110 CFG_CMD_DATE | \
wdenk12f34242003-09-02 22:48:03 +0000111 CFG_CMD_ELF | \
wdenk4d816772003-09-03 14:03:26 +0000112 CFG_CMD_EEPROM | \
wdenk12f34242003-09-02 22:48:03 +0000113 CFG_CMD_I2C | \
wdenk4d816772003-09-03 14:03:26 +0000114 CFG_CMD_IRQ | \
wdenk10767cc2004-05-13 13:23:58 +0000115 CFG_CMD_JFFS2 | \
wdenk4d816772003-09-03 14:03:26 +0000116 CFG_CMD_MII | \
wdenk998eaae2004-04-18 19:43:36 +0000117 CFG_CMD_NAND | \
wdenk10767cc2004-05-13 13:23:58 +0000118 CFG_CMD_PCI )
wdenk12f34242003-09-02 22:48:03 +0000119
120#define CONFIG_MAC_PARTITION
121#define CONFIG_DOS_PARTITION
122
123/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
124#include <cmd_confdefs.h>
125
wdenkc837dcb2004-01-20 23:12:12 +0000126#undef CONFIG_WATCHDOG /* watchdog disabled */
wdenk12f34242003-09-02 22:48:03 +0000127
wdenkc837dcb2004-01-20 23:12:12 +0000128#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
129#define CFG_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
wdenk12f34242003-09-02 22:48:03 +0000130
wdenkc837dcb2004-01-20 23:12:12 +0000131#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
wdenk12f34242003-09-02 22:48:03 +0000132
133/*
134 * Miscellaneous configurable options
135 */
136#define CFG_LONGHELP /* undef to save memory */
wdenk4d816772003-09-03 14:03:26 +0000137#define CFG_PROMPT "=> " /* Monitor Command Prompt */
wdenk12f34242003-09-02 22:48:03 +0000138
139#undef CFG_HUSH_PARSER /* use "hush" command parser */
140#ifdef CFG_HUSH_PARSER
wdenkc837dcb2004-01-20 23:12:12 +0000141#define CFG_PROMPT_HUSH_PS2 "> "
wdenk12f34242003-09-02 22:48:03 +0000142#endif
143
144#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
wdenkc837dcb2004-01-20 23:12:12 +0000145#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk12f34242003-09-02 22:48:03 +0000146#else
wdenkc837dcb2004-01-20 23:12:12 +0000147#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
wdenk12f34242003-09-02 22:48:03 +0000148#endif
149#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
150#define CFG_MAXARGS 16 /* max number of command args */
151#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
152
wdenkc837dcb2004-01-20 23:12:12 +0000153#define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
wdenk12f34242003-09-02 22:48:03 +0000154
wdenkc837dcb2004-01-20 23:12:12 +0000155#define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
wdenk12f34242003-09-02 22:48:03 +0000156
157#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
158#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
159
wdenk10767cc2004-05-13 13:23:58 +0000160#undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
wdenkc837dcb2004-01-20 23:12:12 +0000161#define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
wdenk10767cc2004-05-13 13:23:58 +0000162#define CFG_BASE_BAUD 691200
wdenk12f34242003-09-02 22:48:03 +0000163
164/* The following table includes the supported baudrates */
wdenkc837dcb2004-01-20 23:12:12 +0000165#define CFG_BAUDRATE_TABLE \
wdenk42d1f032003-10-15 23:53:47 +0000166 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
167 57600, 115200, 230400, 460800, 921600 }
wdenk12f34242003-09-02 22:48:03 +0000168
169#define CFG_LOAD_ADDR 0x100000 /* default load address */
170#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
171
wdenkc837dcb2004-01-20 23:12:12 +0000172#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk12f34242003-09-02 22:48:03 +0000173
174#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
175
176/*-----------------------------------------------------------------------
177 * NAND-FLASH stuff
178 *-----------------------------------------------------------------------
179 */
180#define CFG_NAND0_BASE 0xFF400000
181#define CFG_NAND1_BASE 0xFF000000
182
183#define CFG_MAX_NAND_DEVICE 2 /* Max number of NAND devices */
184#define SECTORSIZE 512
wdenkfbe4b5c2003-10-06 21:55:32 +0000185#define NAND_NO_RB
wdenk12f34242003-09-02 22:48:03 +0000186
187#define ADDR_COLUMN 1
188#define ADDR_PAGE 2
189#define ADDR_COLUMN_PAGE 3
190
wdenkc837dcb2004-01-20 23:12:12 +0000191#define NAND_ChipID_UNKNOWN 0x00
wdenk12f34242003-09-02 22:48:03 +0000192#define NAND_MAX_FLOORS 1
193#define NAND_MAX_CHIPS 1
194
wdenkc837dcb2004-01-20 23:12:12 +0000195#define CFG_NAND0_CE (0x80000000 >> 1) /* our CE is GPIO1 */
196#define CFG_NAND0_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
197#define CFG_NAND0_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
198#define CFG_NAND0_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
wdenk12f34242003-09-02 22:48:03 +0000199
200#define CFG_NAND1_CE (0x80000000 >> 14) /* our CE is GPIO14 */
201#define CFG_NAND1_CLE (0x80000000 >> 15) /* our CLE is GPIO15 */
202#define CFG_NAND1_ALE (0x80000000 >> 16) /* our ALE is GPIO16 */
203#define CFG_NAND1_RDY (0x80000000 >> 31) /* our RDY is GPIO31 */
204
wdenk12f34242003-09-02 22:48:03 +0000205#define NAND_DISABLE_CE(nand) do \
206{ \
207 switch((unsigned long)(((struct nand_chip *)nand)->IO_ADDR)) \
wdenk42d1f032003-10-15 23:53:47 +0000208 { \
209 case CFG_NAND0_BASE: \
210 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND0_CE); \
211 break; \
212 case CFG_NAND1_BASE: \
213 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND1_CE); \
214 break; \
215 } \
wdenk12f34242003-09-02 22:48:03 +0000216} while(0)
217
218#define NAND_ENABLE_CE(nand) do \
219{ \
220 switch((unsigned long)(((struct nand_chip *)nand)->IO_ADDR)) \
wdenk42d1f032003-10-15 23:53:47 +0000221 { \
222 case CFG_NAND0_BASE: \
223 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND0_CE); \
224 break; \
225 case CFG_NAND1_BASE: \
226 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND1_CE); \
227 break; \
228 } \
wdenk12f34242003-09-02 22:48:03 +0000229} while(0)
230
wdenk12f34242003-09-02 22:48:03 +0000231#define NAND_CTL_CLRALE(nandptr) do \
232{ \
233 switch((unsigned long)nandptr) \
wdenk42d1f032003-10-15 23:53:47 +0000234 { \
235 case CFG_NAND0_BASE: \
236 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND0_ALE); \
237 break; \
238 case CFG_NAND1_BASE: \
239 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND1_ALE); \
240 break; \
241 } \
wdenk12f34242003-09-02 22:48:03 +0000242} while(0)
243
244#define NAND_CTL_SETALE(nandptr) do \
245{ \
246 switch((unsigned long)nandptr) \
wdenk42d1f032003-10-15 23:53:47 +0000247 { \
248 case CFG_NAND0_BASE: \
249 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND0_ALE); \
250 break; \
251 case CFG_NAND1_BASE: \
252 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND1_ALE); \
253 break; \
254 } \
wdenk12f34242003-09-02 22:48:03 +0000255} while(0)
256
257#define NAND_CTL_CLRCLE(nandptr) do \
258{ \
259 switch((unsigned long)nandptr) \
wdenk42d1f032003-10-15 23:53:47 +0000260 { \
261 case CFG_NAND0_BASE: \
262 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND0_CLE); \
263 break; \
264 case CFG_NAND1_BASE: \
265 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND1_CLE); \
266 break; \
267 } \
wdenk12f34242003-09-02 22:48:03 +0000268} while(0)
269
270#define NAND_CTL_SETCLE(nandptr) do { \
271 switch((unsigned long)nandptr) { \
wdenk42d1f032003-10-15 23:53:47 +0000272 case CFG_NAND0_BASE: \
273 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND0_CLE); \
274 break; \
275 case CFG_NAND1_BASE: \
276 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND1_CLE); \
277 break; \
278 } \
wdenk12f34242003-09-02 22:48:03 +0000279} while(0)
280
wdenkfbe4b5c2003-10-06 21:55:32 +0000281#ifdef NAND_NO_RB
282/* constant delay (see also tR in the datasheet) */
wdenk12f34242003-09-02 22:48:03 +0000283#define NAND_WAIT_READY(nand) do { \
wdenkfbe4b5c2003-10-06 21:55:32 +0000284 udelay(12); \
wdenk12f34242003-09-02 22:48:03 +0000285} while (0)
wdenkfbe4b5c2003-10-06 21:55:32 +0000286#else
287/* use the R/B pin */
288/* TBD */
289#endif
wdenk12f34242003-09-02 22:48:03 +0000290
291#define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
292#define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
293#define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)d; } while(0)
294#define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)adr))
295
296/*-----------------------------------------------------------------------
297 * PCI stuff
298 *-----------------------------------------------------------------------
299 */
wdenkc837dcb2004-01-20 23:12:12 +0000300#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
301#define PCI_HOST_FORCE 1 /* configure as pci host */
302#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
wdenk12f34242003-09-02 22:48:03 +0000303
wdenkc837dcb2004-01-20 23:12:12 +0000304#define CONFIG_PCI /* include pci support */
305#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
306#undef CONFIG_PCI_PNP /* do pci plug-and-play */
307 /* resource configuration */
wdenk12f34242003-09-02 22:48:03 +0000308
wdenkc837dcb2004-01-20 23:12:12 +0000309#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
wdenk12f34242003-09-02 22:48:03 +0000310
wdenke55ca7e2004-07-01 21:40:08 +0000311#define CFG_PCI_SUBSYS_VENDORID 0x1014 /* PCI Vendor ID: IBM */
312#define CFG_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: --- */
wdenkc837dcb2004-01-20 23:12:12 +0000313#define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
wdenke55ca7e2004-07-01 21:40:08 +0000314
wdenkc837dcb2004-01-20 23:12:12 +0000315#define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
316#define CFG_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
317#define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
318#define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
319#define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
320#define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
wdenk12f34242003-09-02 22:48:03 +0000321
322/*-----------------------------------------------------------------------
323 * Start addresses for the final memory configuration
324 * (Set up by the startup code)
325 * Please note that CFG_SDRAM_BASE _must_ start at 0
326 */
327#define CFG_SDRAM_BASE 0x00000000
328#define CFG_FLASH_BASE 0xFFFC0000
329#define CFG_MONITOR_BASE CFG_FLASH_BASE
330#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
331#define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
332
333/*
334 * For booting Linux, the board info and command line data
335 * have to be in the first 8 MB of memory, since this is
336 * the maximum mapped by the Linux kernel during initialization.
337 */
338#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
339/*-----------------------------------------------------------------------
340 * FLASH organization
341 */
342#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
343#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
344
345#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
346#define CFG_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
347
wdenkc837dcb2004-01-20 23:12:12 +0000348#define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
349#define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
350#define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
wdenk12f34242003-09-02 22:48:03 +0000351/*
352 * The following defines are added for buggy IOP480 byte interface.
353 * All other boards should use the standard values (CPCI405 etc.)
354 */
wdenkc837dcb2004-01-20 23:12:12 +0000355#define CFG_FLASH_READ0 0x0000 /* 0 is standard */
356#define CFG_FLASH_READ1 0x0001 /* 1 is standard */
357#define CFG_FLASH_READ2 0x0002 /* 2 is standard */
wdenk12f34242003-09-02 22:48:03 +0000358
wdenkc837dcb2004-01-20 23:12:12 +0000359#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
wdenk12f34242003-09-02 22:48:03 +0000360
361#if 0 /* test-only */
wdenk10767cc2004-05-13 13:23:58 +0000362#define CFG_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
363#define CFG_JFFS2_NUM_BANKS 1 /* ! second bank contains U-Boot */
wdenk12f34242003-09-02 22:48:03 +0000364#endif
365
366/*-----------------------------------------------------------------------
367 * Environment Variable setup
368 */
wdenke55ca7e2004-07-01 21:40:08 +0000369#ifdef ENVIRONMENT_IN_EEPROM
370
371#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
372#define CFG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
373#define CFG_ENV_SIZE 0x700 /* 2048-256 bytes may be used for env vars (total size of a CAT24WC16 is 2048 bytes)*/
374
375#else /* DEFAULT: environment in flash, using redundand flash sectors */
376
wdenk998eaae2004-04-18 19:43:36 +0000377#define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
378#define CFG_ENV_ADDR 0xFFFF8000 /* environment starts at the first small sector */
379#define CFG_ENV_SECT_SIZE 0x2000 /* 8196 bytes may be used for env vars*/
380#define CFG_ENV_ADDR_REDUND 0xFFFFA000
381#define CFG_ENV_SIZE_REDUND 0x2000
wdenk12f34242003-09-02 22:48:03 +0000382
wdenke55ca7e2004-07-01 21:40:08 +0000383#endif /* ENVIRONMENT_IN_EEPROM */
384
385
wdenk12f34242003-09-02 22:48:03 +0000386#define CFG_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
wdenkc837dcb2004-01-20 23:12:12 +0000387#define CFG_NVRAM_SIZE 242 /* NVRAM size */
wdenk12f34242003-09-02 22:48:03 +0000388
389/*-----------------------------------------------------------------------
390 * I2C EEPROM (CAT24WC16) for environment
391 */
392#define CONFIG_HARD_I2C /* I2c with hardware support */
393#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
394#define CFG_I2C_SLAVE 0x7F
395
396#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
wdenkc837dcb2004-01-20 23:12:12 +0000397#define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
398/* mask of address bits that overflow into the "EEPROM chip address" */
wdenk12f34242003-09-02 22:48:03 +0000399/*#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07*/
400#define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
401 /* 16 byte page write mode using*/
wdenkc837dcb2004-01-20 23:12:12 +0000402 /* last 4 bits of the address */
wdenk12f34242003-09-02 22:48:03 +0000403#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
404#define CFG_EEPROM_PAGE_WRITE_ENABLE
405
406/*-----------------------------------------------------------------------
407 * Cache Configuration
408 */
wdenkc837dcb2004-01-20 23:12:12 +0000409#define CFG_DCACHE_SIZE 16384 /* For IBM 405 CPUs, older 405 ppc's */
410 /* have only 8kB, 16kB is save here */
wdenk12f34242003-09-02 22:48:03 +0000411#define CFG_CACHELINE_SIZE 32 /* ... */
412#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
413#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
414#endif
415
416/*
417 * Init Memory Controller:
418 *
419 * BR0/1 and OR0/1 (FLASH)
420 */
421
422#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
423
424/*-----------------------------------------------------------------------
425 * External Bus Controller (EBC) Setup
426 */
427
wdenkc837dcb2004-01-20 23:12:12 +0000428/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
429#define CFG_EBC_PB0AP 0x92015480
430#define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
wdenk12f34242003-09-02 22:48:03 +0000431
wdenkc837dcb2004-01-20 23:12:12 +0000432/* Memory Bank 1 (External SRAM) initialization */
wdenk12f34242003-09-02 22:48:03 +0000433/* Since this must replace NOR Flash, we use the same settings for CS0 */
wdenkc837dcb2004-01-20 23:12:12 +0000434#define CFG_EBC_PB1AP 0x92015480
435#define CFG_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=8bit */
wdenk12f34242003-09-02 22:48:03 +0000436
wdenkc837dcb2004-01-20 23:12:12 +0000437/* Memory Bank 2 (Flash Bank 1, NAND-FLASH) initialization */
438#define CFG_EBC_PB2AP 0x92015480
439#define CFG_EBC_PB2CR 0xFF458000 /* BAS=0xFF4,BS=4MB,BU=R/W,BW=8bit */
wdenk12f34242003-09-02 22:48:03 +0000440
wdenkc837dcb2004-01-20 23:12:12 +0000441/* Memory Bank 3 (Flash Bank 2, NAND-FLASH) initialization */
442#define CFG_EBC_PB3AP 0x92015480
443#define CFG_EBC_PB3CR 0xFF058000 /* BAS=0xFF0,BS=4MB,BU=R/W,BW=8bit */
wdenk12f34242003-09-02 22:48:03 +0000444
wdenke55ca7e2004-07-01 21:40:08 +0000445#ifdef CONFIG_PPCHAMELEON_SMI712
446/*
447 * Video console (graphic: SMI LynxEM)
448 */
449#define CONFIG_VIDEO
450#define CONFIG_CFB_CONSOLE
451#define CONFIG_VIDEO_SMI_LYNXEM
452#define CONFIG_VIDEO_LOGO
453/*#define CONFIG_VIDEO_BMP_LOGO*/
454#define CONFIG_CONSOLE_EXTRA_INFO
455#define CONFIG_VGA_AS_SINGLE_DEVICE
456/* This is the base address (on 405EP-side) used to generate I/O accesses on PCI bus */
457#define CFG_ISA_IO 0xE8000000
458/* see also drivers/videomodes.c */
459#define CFG_DEFAULT_VIDEO_MODE 0x303
wdenk12f34242003-09-02 22:48:03 +0000460#endif
461
462/*-----------------------------------------------------------------------
463 * FPGA stuff
464 */
465/* FPGA internal regs */
wdenkc837dcb2004-01-20 23:12:12 +0000466#define CFG_FPGA_MODE 0x00
467#define CFG_FPGA_STATUS 0x02
468#define CFG_FPGA_TS 0x04
469#define CFG_FPGA_TS_LOW 0x06
470#define CFG_FPGA_TS_CAP0 0x10
471#define CFG_FPGA_TS_CAP0_LOW 0x12
472#define CFG_FPGA_TS_CAP1 0x14
473#define CFG_FPGA_TS_CAP1_LOW 0x16
474#define CFG_FPGA_TS_CAP2 0x18
475#define CFG_FPGA_TS_CAP2_LOW 0x1a
476#define CFG_FPGA_TS_CAP3 0x1c
477#define CFG_FPGA_TS_CAP3_LOW 0x1e
wdenk12f34242003-09-02 22:48:03 +0000478
479/* FPGA Mode Reg */
wdenkc837dcb2004-01-20 23:12:12 +0000480#define CFG_FPGA_MODE_CF_RESET 0x0001
wdenk12f34242003-09-02 22:48:03 +0000481#define CFG_FPGA_MODE_TS_IRQ_ENABLE 0x0100
482#define CFG_FPGA_MODE_TS_IRQ_CLEAR 0x1000
wdenkc837dcb2004-01-20 23:12:12 +0000483#define CFG_FPGA_MODE_TS_CLEAR 0x2000
wdenk12f34242003-09-02 22:48:03 +0000484
485/* FPGA Status Reg */
wdenkc837dcb2004-01-20 23:12:12 +0000486#define CFG_FPGA_STATUS_DIP0 0x0001
487#define CFG_FPGA_STATUS_DIP1 0x0002
488#define CFG_FPGA_STATUS_DIP2 0x0004
489#define CFG_FPGA_STATUS_FLASH 0x0008
490#define CFG_FPGA_STATUS_TS_IRQ 0x1000
wdenk12f34242003-09-02 22:48:03 +0000491
wdenk10767cc2004-05-13 13:23:58 +0000492#define CFG_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
493#define CFG_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
wdenk12f34242003-09-02 22:48:03 +0000494
495/* FPGA program pin configuration */
wdenk10767cc2004-05-13 13:23:58 +0000496#define CFG_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
497#define CFG_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
498#define CFG_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
499#define CFG_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
500#define CFG_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
wdenk12f34242003-09-02 22:48:03 +0000501
502/*-----------------------------------------------------------------------
503 * Definitions for initial stack pointer and data area (in data cache)
504 */
wdenk12f34242003-09-02 22:48:03 +0000505/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
wdenk10767cc2004-05-13 13:23:58 +0000506#define CFG_TEMP_STACK_OCM 1
wdenk12f34242003-09-02 22:48:03 +0000507
508/* On Chip Memory location */
509#define CFG_OCM_DATA_ADDR 0xF8000000
510#define CFG_OCM_DATA_SIZE 0x1000
511#define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
512#define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
wdenk12f34242003-09-02 22:48:03 +0000513
wdenke55ca7e2004-07-01 21:40:08 +0000514
wdenk12f34242003-09-02 22:48:03 +0000515#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
516#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
wdenkc837dcb2004-01-20 23:12:12 +0000517#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
wdenk12f34242003-09-02 22:48:03 +0000518
519/*-----------------------------------------------------------------------
520 * Definitions for GPIO setup (PPC405EP specific)
521 *
wdenkc837dcb2004-01-20 23:12:12 +0000522 * GPIO0[0] - External Bus Controller BLAST output
523 * GPIO0[1-9] - Instruction trace outputs -> GPIO
wdenk12f34242003-09-02 22:48:03 +0000524 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
525 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
526 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
527 * GPIO0[24-27] - UART0 control signal inputs/outputs
528 * GPIO0[28-29] - UART1 data signal input/output
wdenkc837dcb2004-01-20 23:12:12 +0000529 * GPIO0[30] - EMAC0 input
530 * GPIO0[31] - EMAC1 reject packet as output
wdenk12f34242003-09-02 22:48:03 +0000531 */
wdenkc837dcb2004-01-20 23:12:12 +0000532#define CFG_GPIO0_OSRH 0x40000550
533#define CFG_GPIO0_OSRL 0x00000110
534#define CFG_GPIO0_ISR1H 0x00000000
535/*#define CFG_GPIO0_ISR1L 0x15555445*/
536#define CFG_GPIO0_ISR1L 0x15555444
537#define CFG_GPIO0_TSRH 0x00000000
538#define CFG_GPIO0_TSRL 0x00000000
539#define CFG_GPIO0_TCR 0xF7FF8014
wdenk12f34242003-09-02 22:48:03 +0000540
541/*
542 * Internal Definitions
543 *
544 * Boot Flags
545 */
546#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
547#define BOOTFLAG_WARM 0x02 /* Software reboot */
548
wdenk180d3f72004-01-04 16:28:35 +0000549
wdenk12f34242003-09-02 22:48:03 +0000550#define CONFIG_NO_SERIAL_EEPROM
551/*#undef CONFIG_NO_SERIAL_EEPROM*/
wdenk200f8c72003-09-13 19:13:29 +0000552/*--------------------------------------------------------------------*/
wdenk12f34242003-09-02 22:48:03 +0000553#ifdef CONFIG_NO_SERIAL_EEPROM
554
wdenk12f34242003-09-02 22:48:03 +0000555/*
wdenk200f8c72003-09-13 19:13:29 +0000556!-----------------------------------------------------------------------
wdenk12f34242003-09-02 22:48:03 +0000557! Defines for entry options.
558! Note: Because the 405EP SDRAM controller does not support ECC, ECC DIMMs that
wdenkc837dcb2004-01-20 23:12:12 +0000559! are plugged in the board will be utilized as non-ECC DIMMs.
wdenk200f8c72003-09-13 19:13:29 +0000560!-----------------------------------------------------------------------
wdenk12f34242003-09-02 22:48:03 +0000561*/
wdenk10767cc2004-05-13 13:23:58 +0000562#undef AUTO_MEMORY_CONFIG
563#define DIMM_READ_ADDR 0xAB
564#define DIMM_WRITE_ADDR 0xAA
wdenk12f34242003-09-02 22:48:03 +0000565
wdenk10767cc2004-05-13 13:23:58 +0000566#define CPC0_PLLMR0 (CNTRL_DCR_BASE+0x0) /* PLL mode 0 register */
567#define CPC0_BOOT (CNTRL_DCR_BASE+0x1) /* Chip Clock Status register */
568#define CPC0_CR1 (CNTRL_DCR_BASE+0x2) /* Chip Control 1 register */
569#define CPC0_EPRCSR (CNTRL_DCR_BASE+0x3) /* EMAC PHY Rcv Clk Src register */
570#define CPC0_PLLMR1 (CNTRL_DCR_BASE+0x4) /* PLL mode 1 register */
571#define CPC0_UCR (CNTRL_DCR_BASE+0x5) /* UART Control register */
572#define CPC0_SRR (CNTRL_DCR_BASE+0x6) /* Soft Reset register */
573#define CPC0_JTAGID (CNTRL_DCR_BASE+0x7) /* JTAG ID register */
574#define CPC0_SPARE (CNTRL_DCR_BASE+0x8) /* Spare DCR */
575#define CPC0_PCI (CNTRL_DCR_BASE+0x9) /* PCI Control register */
wdenk12f34242003-09-02 22:48:03 +0000576
577/* Defines for CPC0_PLLMR1 Register fields */
wdenk10767cc2004-05-13 13:23:58 +0000578#define PLL_ACTIVE 0x80000000
579#define CPC0_PLLMR1_SSCS 0x80000000
580#define PLL_RESET 0x40000000
581#define CPC0_PLLMR1_PLLR 0x40000000
wdenk12f34242003-09-02 22:48:03 +0000582 /* Feedback multiplier */
wdenk10767cc2004-05-13 13:23:58 +0000583#define PLL_FBKDIV 0x00F00000
584#define CPC0_PLLMR1_FBDV 0x00F00000
585#define PLL_FBKDIV_16 0x00000000
586#define PLL_FBKDIV_1 0x00100000
587#define PLL_FBKDIV_2 0x00200000
588#define PLL_FBKDIV_3 0x00300000
589#define PLL_FBKDIV_4 0x00400000
590#define PLL_FBKDIV_5 0x00500000
591#define PLL_FBKDIV_6 0x00600000
592#define PLL_FBKDIV_7 0x00700000
593#define PLL_FBKDIV_8 0x00800000
594#define PLL_FBKDIV_9 0x00900000
595#define PLL_FBKDIV_10 0x00A00000
596#define PLL_FBKDIV_11 0x00B00000
597#define PLL_FBKDIV_12 0x00C00000
598#define PLL_FBKDIV_13 0x00D00000
599#define PLL_FBKDIV_14 0x00E00000
600#define PLL_FBKDIV_15 0x00F00000
wdenk12f34242003-09-02 22:48:03 +0000601 /* Forward A divisor */
wdenk10767cc2004-05-13 13:23:58 +0000602#define PLL_FWDDIVA 0x00070000
603#define CPC0_PLLMR1_FWDVA 0x00070000
604#define PLL_FWDDIVA_8 0x00000000
605#define PLL_FWDDIVA_7 0x00010000
606#define PLL_FWDDIVA_6 0x00020000
607#define PLL_FWDDIVA_5 0x00030000
608#define PLL_FWDDIVA_4 0x00040000
609#define PLL_FWDDIVA_3 0x00050000
610#define PLL_FWDDIVA_2 0x00060000
611#define PLL_FWDDIVA_1 0x00070000
wdenk12f34242003-09-02 22:48:03 +0000612 /* Forward B divisor */
wdenk10767cc2004-05-13 13:23:58 +0000613#define PLL_FWDDIVB 0x00007000
614#define CPC0_PLLMR1_FWDVB 0x00007000
615#define PLL_FWDDIVB_8 0x00000000
616#define PLL_FWDDIVB_7 0x00001000
617#define PLL_FWDDIVB_6 0x00002000
618#define PLL_FWDDIVB_5 0x00003000
619#define PLL_FWDDIVB_4 0x00004000
620#define PLL_FWDDIVB_3 0x00005000
621#define PLL_FWDDIVB_2 0x00006000
622#define PLL_FWDDIVB_1 0x00007000
wdenk12f34242003-09-02 22:48:03 +0000623 /* PLL tune bits */
wdenk10767cc2004-05-13 13:23:58 +0000624#define PLL_TUNE_MASK 0x000003FF
625#define PLL_TUNE_2_M_3 0x00000133 /* 2 <= M <= 3 */
626#define PLL_TUNE_4_M_6 0x00000134 /* 3 < M <= 6 */
627#define PLL_TUNE_7_M_10 0x00000138 /* 6 < M <= 10 */
628#define PLL_TUNE_11_M_14 0x0000013C /* 10 < M <= 14 */
629#define PLL_TUNE_15_M_40 0x0000023E /* 14 < M <= 40 */
630#define PLL_TUNE_VCO_LOW 0x00000000 /* 500MHz <= VCO <= 800MHz */
631#define PLL_TUNE_VCO_HI 0x00000080 /* 800MHz < VCO <= 1000MHz */
wdenk12f34242003-09-02 22:48:03 +0000632
633/* Defines for CPC0_PLLMR0 Register fields */
634 /* CPU divisor */
wdenk10767cc2004-05-13 13:23:58 +0000635#define PLL_CPUDIV 0x00300000
636#define CPC0_PLLMR0_CCDV 0x00300000
637#define PLL_CPUDIV_1 0x00000000
638#define PLL_CPUDIV_2 0x00100000
639#define PLL_CPUDIV_3 0x00200000
640#define PLL_CPUDIV_4 0x00300000
wdenk12f34242003-09-02 22:48:03 +0000641 /* PLB divisor */
wdenk10767cc2004-05-13 13:23:58 +0000642#define PLL_PLBDIV 0x00030000
643#define CPC0_PLLMR0_CBDV 0x00030000
644#define PLL_PLBDIV_1 0x00000000
645#define PLL_PLBDIV_2 0x00010000
646#define PLL_PLBDIV_3 0x00020000
647#define PLL_PLBDIV_4 0x00030000
wdenk12f34242003-09-02 22:48:03 +0000648 /* OPB divisor */
wdenk10767cc2004-05-13 13:23:58 +0000649#define PLL_OPBDIV 0x00003000
650#define CPC0_PLLMR0_OPDV 0x00003000
651#define PLL_OPBDIV_1 0x00000000
652#define PLL_OPBDIV_2 0x00001000
653#define PLL_OPBDIV_3 0x00002000
654#define PLL_OPBDIV_4 0x00003000
wdenk12f34242003-09-02 22:48:03 +0000655 /* EBC divisor */
wdenk10767cc2004-05-13 13:23:58 +0000656#define PLL_EXTBUSDIV 0x00000300
657#define CPC0_PLLMR0_EPDV 0x00000300
658#define PLL_EXTBUSDIV_2 0x00000000
659#define PLL_EXTBUSDIV_3 0x00000100
660#define PLL_EXTBUSDIV_4 0x00000200
661#define PLL_EXTBUSDIV_5 0x00000300
wdenk12f34242003-09-02 22:48:03 +0000662 /* MAL divisor */
wdenk10767cc2004-05-13 13:23:58 +0000663#define PLL_MALDIV 0x00000030
664#define CPC0_PLLMR0_MPDV 0x00000030
665#define PLL_MALDIV_1 0x00000000
666#define PLL_MALDIV_2 0x00000010
667#define PLL_MALDIV_3 0x00000020
668#define PLL_MALDIV_4 0x00000030
wdenk12f34242003-09-02 22:48:03 +0000669 /* PCI divisor */
wdenk10767cc2004-05-13 13:23:58 +0000670#define PLL_PCIDIV 0x00000003
671#define CPC0_PLLMR0_PPFD 0x00000003
672#define PLL_PCIDIV_1 0x00000000
673#define PLL_PCIDIV_2 0x00000001
674#define PLL_PCIDIV_3 0x00000002
675#define PLL_PCIDIV_4 0x00000003
wdenk12f34242003-09-02 22:48:03 +0000676
wdenke55ca7e2004-07-01 21:40:08 +0000677
678#ifdef CONFIG_PPCHAMELEON_CLK_25
679/* CPU - PLB/SDRAM - EBC - OPB - PCI (assuming a 25.0 MHz input clock to the 405EP) */
680#define PPCHAMELEON_PLLMR0_133_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \
681 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
682 PLL_MALDIV_1 | PLL_PCIDIV_4)
683#define PPCHAMELEON_PLLMR1_133_133_33_66_33 (PLL_FBKDIV_8 | \
684 PLL_FWDDIVA_6 | PLL_FWDDIVB_4 | \
685 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
686
687#define PPCHAMELEON_PLLMR0_200_100_50_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
688 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
689 PLL_MALDIV_1 | PLL_PCIDIV_4)
690#define PPCHAMELEON_PLLMR1_200_100_50_33 (PLL_FBKDIV_8 | \
691 PLL_FWDDIVA_4 | PLL_FWDDIVB_4 | \
692 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
693
694#define PPCHAMELEON_PLLMR0_266_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
695 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
696 PLL_MALDIV_1 | PLL_PCIDIV_4)
697#define PPCHAMELEON_PLLMR1_266_133_33_66_33 (PLL_FBKDIV_8 | \
698 PLL_FWDDIVA_3 | PLL_FWDDIVB_4 | \
699 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
700
701#define PPCHAMELEON_PLLMR0_333_111_37_55_55 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
702 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
703 PLL_MALDIV_1 | PLL_PCIDIV_2)
704#define PPCHAMELEON_PLLMR1_333_111_37_55_55 (PLL_FBKDIV_10 | \
705 PLL_FWDDIVA_3 | PLL_FWDDIVB_4 | \
706 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
707
708#elif (defined (CONFIG_PPCHAMELEON_CLK_33))
709
wdenk180d3f72004-01-04 16:28:35 +0000710/* CPU - PLB/SDRAM - EBC - OPB - PCI (assuming a 33.3MHz input clock to the 405EP) */
wdenke55ca7e2004-07-01 21:40:08 +0000711#define PPCHAMELEON_PLLMR0_133_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \
wdenk10767cc2004-05-13 13:23:58 +0000712 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
713 PLL_MALDIV_1 | PLL_PCIDIV_4)
wdenke55ca7e2004-07-01 21:40:08 +0000714#define PPCHAMELEON_PLLMR1_133_133_33_66_33 (PLL_FBKDIV_4 | \
wdenk10767cc2004-05-13 13:23:58 +0000715 PLL_FWDDIVA_6 | PLL_FWDDIVB_6 | \
716 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
wdenke55ca7e2004-07-01 21:40:08 +0000717
718#define PPCHAMELEON_PLLMR0_200_100_50_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
wdenk10767cc2004-05-13 13:23:58 +0000719 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
720 PLL_MALDIV_1 | PLL_PCIDIV_4)
wdenke55ca7e2004-07-01 21:40:08 +0000721#define PPCHAMELEON_PLLMR1_200_100_50_33 (PLL_FBKDIV_6 | \
wdenk10767cc2004-05-13 13:23:58 +0000722 PLL_FWDDIVA_4 | PLL_FWDDIVB_4 | \
723 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
wdenke55ca7e2004-07-01 21:40:08 +0000724
725#define PPCHAMELEON_PLLMR0_266_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
wdenk10767cc2004-05-13 13:23:58 +0000726 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
727 PLL_MALDIV_1 | PLL_PCIDIV_4)
wdenke55ca7e2004-07-01 21:40:08 +0000728#define PPCHAMELEON_PLLMR1_266_133_33_66_33 (PLL_FBKDIV_8 | \
wdenk10767cc2004-05-13 13:23:58 +0000729 PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
730 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
wdenke55ca7e2004-07-01 21:40:08 +0000731
732#define PPCHAMELEON_PLLMR0_333_111_37_55_55 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
wdenk10767cc2004-05-13 13:23:58 +0000733 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
734 PLL_MALDIV_1 | PLL_PCIDIV_2)
wdenke55ca7e2004-07-01 21:40:08 +0000735#define PPCHAMELEON_PLLMR1_333_111_37_55_55 (PLL_FBKDIV_10 | \
wdenk10767cc2004-05-13 13:23:58 +0000736 PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
737 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
wdenk180d3f72004-01-04 16:28:35 +0000738
wdenke55ca7e2004-07-01 21:40:08 +0000739#else
740#error "* External frequency (SysClk) not defined! *"
741#endif
742
wdenk180d3f72004-01-04 16:28:35 +0000743#if (CONFIG_PPCHAMELEON_MODULE_MODEL == CONFIG_PPCHAMELEON_MODULE_HI)
744/* Model HI */
wdenke55ca7e2004-07-01 21:40:08 +0000745#define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_333_111_37_55_55
746#define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_333_111_37_55_55
747#define CFG_OPB_FREQ 55555555
wdenk180d3f72004-01-04 16:28:35 +0000748/* Model ME */
749#elif (CONFIG_PPCHAMELEON_MODULE_MODEL == CONFIG_PPCHAMELEON_MODULE_ME)
wdenke55ca7e2004-07-01 21:40:08 +0000750#define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_266_133_33_66_33
751#define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_266_133_33_66_33
752#define CFG_OPB_FREQ 66666666
wdenk180d3f72004-01-04 16:28:35 +0000753#else
754/* Model BA (default) */
wdenke55ca7e2004-07-01 21:40:08 +0000755#define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_133_133_33_66_33
756#define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_133_133_33_66_33
757#define CFG_OPB_FREQ 66666666
758#endif
wdenk12f34242003-09-02 22:48:03 +0000759
760#endif
wdenk180d3f72004-01-04 16:28:35 +0000761
wdenke55ca7e2004-07-01 21:40:08 +0000762#define CONFIG_JFFS2_NAND 0 /* jffs2 on nand support */
wdenk998eaae2004-04-18 19:43:36 +0000763#define CONFIG_JFFS2_NAND_DEV 0 /* nand device jffs2 lives on */
764#define CONFIG_JFFS2_NAND_OFF 0 /* start of jffs2 partition */
765#define CONFIG_JFFS2_NAND_SIZE 2*1024*1024 /* size of jffs2 partition */
766#define NAND_CACHE_PAGES 16 /* size of nand cache in 512 bytes pages */
767
wdenk12f34242003-09-02 22:48:03 +0000768#endif /* __CONFIG_H */