blob: ce590a703823fc3e64e8c2658f7dc5aaf7f72552 [file] [log] [blame]
wdenk2e5983d2003-07-15 20:04:06 +00001/*
2 * armboot - Startup Code for ARM925 CPU-core
3 *
4 * Copyright (c) 2003 Texas Instruments
5 *
6 * ----- Adapted for OMAP1510 from ARM920 code ------
7 *
8 * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
9 * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
Detlev Zundel792a09e2009-05-13 10:54:10 +020010 * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
wdenk2e5983d2003-07-15 20:04:06 +000011 * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
Wolfgang Denk53677ef2008-05-20 16:00:29 +020012 * Copyright (c) 2003 Kshitij <kshitij@ti.com>
wdenk2e5983d2003-07-15 20:04:06 +000013 *
14 * See file CREDITS for list of people who contributed to this
15 * project.
16 *
17 * This program is free software; you can redistribute it and/or
18 * modify it under the terms of the GNU General Public License as
19 * published by the Free Software Foundation; either version 2 of
20 * the License, or (at your option) any later version.
21 *
22 * This program is distributed in the hope that it will be useful,
23 * but WITHOUT ANY WARRANTY; without even the implied warranty of
24 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
25 * GNU General Public License for more details.
26 *
27 * You should have received a copy of the GNU General Public License
28 * along with this program; if not, write to the Free Software
29 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
30 * MA 02111-1307 USA
31 */
32
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020033#include <asm-offsets.h>
wdenk2e5983d2003-07-15 20:04:06 +000034#include <config.h>
35#include <version.h>
36
37#if defined(CONFIG_OMAP1510)
38#include <./configs/omap1510.h>
39#endif
40
41/*
42 *************************************************************************
43 *
44 * Jump vector table as in table 3.1 in [1]
45 *
46 *************************************************************************
47 */
48
49
50.globl _start
51_start: b reset
52 ldr pc, _undefined_instruction
53 ldr pc, _software_interrupt
54 ldr pc, _prefetch_abort
55 ldr pc, _data_abort
56 ldr pc, _not_used
57 ldr pc, _irq
58 ldr pc, _fiq
59
60_undefined_instruction: .word undefined_instruction
61_software_interrupt: .word software_interrupt
62_prefetch_abort: .word prefetch_abort
63_data_abort: .word data_abort
64_not_used: .word not_used
65_irq: .word irq
66_fiq: .word fiq
67
68 .balignl 16,0xdeadbeef
69
70
71/*
72 *************************************************************************
73 *
74 * Startup Code (reset vector)
75 *
76 * do important init only if we don't start from memory!
77 * setup Memory and board specific bits prior to relocation.
78 * relocate armboot to ram
79 * setup stack
80 *
81 *************************************************************************
82 */
83
Heiko Schocher405d0232010-09-17 13:10:44 +020084.globl _TEXT_BASE
wdenk2e5983d2003-07-15 20:04:06 +000085_TEXT_BASE:
Wolfgang Denk14d0a022010-10-07 21:51:12 +020086 .word CONFIG_SYS_TEXT_BASE
wdenk2e5983d2003-07-15 20:04:06 +000087
wdenk2e5983d2003-07-15 20:04:06 +000088/*
wdenkf6e20fc2004-02-08 19:38:38 +000089 * These are defined in the board-specific linker script.
Albert Aribaud3336ca62010-11-25 22:45:02 +010090 * Subtracting _start from them lets the linker put their
91 * relative position in the executable instead of leaving
92 * them null.
wdenk2e5983d2003-07-15 20:04:06 +000093 */
Albert Aribaud3336ca62010-11-25 22:45:02 +010094.globl _bss_start_ofs
95_bss_start_ofs:
96 .word __bss_start - _start
wdenkf6e20fc2004-02-08 19:38:38 +000097
Albert Aribaud3336ca62010-11-25 22:45:02 +010098.globl _bss_end_ofs
99_bss_end_ofs:
100 .word _end - _start
wdenk2e5983d2003-07-15 20:04:06 +0000101
wdenk2e5983d2003-07-15 20:04:06 +0000102#ifdef CONFIG_USE_IRQ
103/* IRQ stack memory (calculated at run-time) */
104.globl IRQ_STACK_START
105IRQ_STACK_START:
106 .word 0x0badc0de
107
108/* IRQ stack memory (calculated at run-time) */
109.globl FIQ_STACK_START
110FIQ_STACK_START:
111 .word 0x0badc0de
112#endif
113
Heiko Schocher405d0232010-09-17 13:10:44 +0200114/* IRQ stack memory (calculated at run-time) + 8 bytes */
115.globl IRQ_STACK_START_IN
116IRQ_STACK_START_IN:
117 .word 0x0badc0de
wdenk2e5983d2003-07-15 20:04:06 +0000118
Heiko Schocher405d0232010-09-17 13:10:44 +0200119/*
120 * the actual reset code
121 */
122
123reset:
124 /*
125 * set the cpu to SVC32 mode
126 */
127 mrs r0,cpsr
128 bic r0,r0,#0x1f
129 orr r0,r0,#0xd3
130 msr cpsr,r0
131
132 /*
133 * Set up 925T mode
134 */
135 mov r1, #0x81 /* Set ARM925T configuration. */
136 mcr p15, 0, r1, c15, c1, 0 /* Write ARM925T configuration register. */
137
138 /*
139 * turn off the watchdog, unlock/diable sequence
140 */
141 mov r1, #0xF5
142 ldr r0, =WDTIM_MODE
143 strh r1, [r0]
144 mov r1, #0xA0
145 strh r1, [r0]
146
147 /*
148 * mask all IRQs by setting all bits in the INTMR - default
149 */
150 mov r1, #0xffffffff
151 ldr r0, =REG_IHL1_MIR
152 str r1, [r0]
153 ldr r0, =REG_IHL2_MIR
154 str r1, [r0]
155
156 /*
157 * wait for dpll to lock
158 */
159 ldr r0, =CK_DPLL1
160 mov r1, #0x10
161 strh r1, [r0]
162poll1:
163 ldrh r1, [r0]
164 ands r1, r1, #0x01
165 beq poll1
166
167 /*
168 * we do sys-critical inits only at reboot,
169 * not when booting from ram!
170 */
171#ifndef CONFIG_SKIP_LOWLEVEL_INIT
172 bl cpu_init_crit
173#endif
174
175/* Set stackpointer in internal RAM to call board_init_f */
176call_board_init_f:
177 ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
178 ldr r0,=0x00000000
179 bl board_init_f
180
181/*------------------------------------------------------------------------------*/
182
183/*
184 * void relocate_code (addr_sp, gd, addr_moni)
185 *
186 * This "function" does not return, instead it continues in RAM
187 * after relocating the monitor code.
188 *
189 */
190 .globl relocate_code
191relocate_code:
192 mov r4, r0 /* save addr_sp */
193 mov r5, r1 /* save addr of gd */
194 mov r6, r2 /* save addr of destination */
195 mov r7, r2 /* save addr of destination */
196
197 /* Set up the stack */
198stack_setup:
199 mov sp, r4
200
201 adr r0, _start
202 ldr r2, _TEXT_BASE
Albert Aribaud3336ca62010-11-25 22:45:02 +0100203 ldr r3, _bss_start_ofs
204 add r2, r0, r3 /* r2 <- source end address */
Heiko Schocher405d0232010-09-17 13:10:44 +0200205 cmp r0, r6
206 beq clear_bss
207
Heiko Schocher405d0232010-09-17 13:10:44 +0200208copy_loop:
209 ldmia r0!, {r9-r10} /* copy from source address [r0] */
210 stmia r6!, {r9-r10} /* copy to target address [r1] */
Albert Aribaudda90d4c2010-10-05 16:06:39 +0200211 cmp r0, r2 /* until source end address [r2] */
212 blo copy_loop
Heiko Schocher405d0232010-09-17 13:10:44 +0200213
214#ifndef CONFIG_PRELOADER
Albert Aribaud3336ca62010-11-25 22:45:02 +0100215 /*
216 * fix .rel.dyn relocations
217 */
218 ldr r0, _TEXT_BASE /* r0 <- Text base */
219 sub r9, r7, r0 /* r9 <- relocation offset */
220 ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
221 add r10, r10, r0 /* r10 <- sym table in FLASH */
222 ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
223 add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
224 ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
225 add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
Heiko Schocher405d0232010-09-17 13:10:44 +0200226fixloop:
Albert Aribaud3336ca62010-11-25 22:45:02 +0100227 ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
228 add r0, r0, r9 /* r0 <- location to fix up in RAM */
229 ldr r1, [r2, #4]
230 and r8, r1, #0xff
231 cmp r8, #23 /* relative fixup? */
232 beq fixrel
233 cmp r8, #2 /* absolute fixup? */
234 beq fixabs
235 /* ignore unknown type of fixup */
236 b fixnext
237fixabs:
238 /* absolute fix: set location to (offset) symbol value */
239 mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
240 add r1, r10, r1 /* r1 <- address of symbol in table */
241 ldr r1, [r1, #4] /* r1 <- symbol value */
242 add r1, r9 /* r1 <- relocated sym addr */
243 b fixnext
244fixrel:
245 /* relative fix: increase location by offset */
246 ldr r1, [r0]
247 add r1, r1, r9
248fixnext:
249 str r1, [r0]
250 add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
Heiko Schocher405d0232010-09-17 13:10:44 +0200251 cmp r2, r3
Wolfgang Denk79e63132010-10-23 23:22:38 +0200252 blo fixloop
Heiko Schocher405d0232010-09-17 13:10:44 +0200253#endif
Heiko Schocher405d0232010-09-17 13:10:44 +0200254
255clear_bss:
256#ifndef CONFIG_PRELOADER
Albert Aribaud3336ca62010-11-25 22:45:02 +0100257 ldr r0, _bss_start_ofs
258 ldr r1, _bss_end_ofs
Heiko Schocher405d0232010-09-17 13:10:44 +0200259 ldr r3, _TEXT_BASE /* Text base */
260 mov r4, r7 /* reloc addr */
Heiko Schocher405d0232010-09-17 13:10:44 +0200261 add r0, r0, r4
Heiko Schocher405d0232010-09-17 13:10:44 +0200262 add r1, r1, r4
263 mov r2, #0x00000000 /* clear */
264
265clbss_l:str r2, [r0] /* clear loop... */
266 add r0, r0, #4
267 cmp r0, r1
268 bne clbss_l
269
Albert Aribaud3336ca62010-11-25 22:45:02 +0100270 bl coloured_LED_init
271 bl red_LED_on
Heiko Schocher405d0232010-09-17 13:10:44 +0200272#endif
273
274/*
275 * We are done. Do not return, instead branch to second part of board
276 * initialization, now running from RAM.
277 */
278#ifdef CONFIG_NAND_SPL
Albert Aribaud3336ca62010-11-25 22:45:02 +0100279 ldr r0, _nand_boot_ofs
280 mov pc, r0
Heiko Schocher405d0232010-09-17 13:10:44 +0200281
Albert Aribaud3336ca62010-11-25 22:45:02 +0100282_nand_boot_ofs:
283 .word nand_boot
Heiko Schocher405d0232010-09-17 13:10:44 +0200284#else
Albert Aribaud3336ca62010-11-25 22:45:02 +0100285 ldr r0, _board_init_r_ofs
286 adr r1, _start
287 add lr, r0, r1
288 add lr, lr, r9
Heiko Schocher405d0232010-09-17 13:10:44 +0200289 /* setup parameters for board_init_r */
290 mov r0, r5 /* gd_t */
291 mov r1, r7 /* dest_addr */
292 /* jump to it ... */
Heiko Schocher405d0232010-09-17 13:10:44 +0200293 mov pc, lr
294
Albert Aribaud3336ca62010-11-25 22:45:02 +0100295_board_init_r_ofs:
296 .word board_init_r - _start
Heiko Schocher405d0232010-09-17 13:10:44 +0200297#endif
298
Albert Aribaud3336ca62010-11-25 22:45:02 +0100299_rel_dyn_start_ofs:
300 .word __rel_dyn_start - _start
301_rel_dyn_end_ofs:
302 .word __rel_dyn_end - _start
303_dynsym_start_ofs:
304 .word __dynsym_start - _start
305
wdenk2e5983d2003-07-15 20:04:06 +0000306/*
307 *************************************************************************
308 *
309 * CPU_init_critical registers
310 *
311 * setup important registers
312 * setup memory timing
313 *
314 *************************************************************************
315 */
316
317
318cpu_init_crit:
319 /*
320 * flush v4 I/D caches
321 */
322 mov r0, #0
323 mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
324 mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
325
326 /*
327 * disable MMU stuff and caches
328 */
329 mrc p15, 0, r0, c1, c0, 0
330 bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
331 bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
332 orr r0, r0, #0x00000002 @ set bit 2 (A) Align
333 orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
334 mcr p15, 0, r0, c1, c0, 0
335
336 /*
337 * Go setup Memory and board specific bits prior to relocation.
338 */
339 mov ip, lr /* perserve link reg across call */
Wolfgang Denk87cb6862005-10-06 17:08:18 +0200340 bl lowlevel_init /* go setup pll,mux,memory */
wdenk2e5983d2003-07-15 20:04:06 +0000341 mov lr, ip /* restore link */
342 mov pc, lr /* back to my caller */
343/*
344 *************************************************************************
345 *
346 * Interrupt handling
347 *
348 *************************************************************************
349 */
350
351@
352@ IRQ stack frame.
353@
354#define S_FRAME_SIZE 72
355
356#define S_OLD_R0 68
357#define S_PSR 64
358#define S_PC 60
359#define S_LR 56
360#define S_SP 52
361
362#define S_IP 48
363#define S_FP 44
364#define S_R10 40
365#define S_R9 36
366#define S_R8 32
367#define S_R7 28
368#define S_R6 24
369#define S_R5 20
370#define S_R4 16
371#define S_R3 12
372#define S_R2 8
373#define S_R1 4
374#define S_R0 0
375
376#define MODE_SVC 0x13
377#define I_BIT 0x80
378
379/*
380 * use bad_save_user_regs for abort/prefetch/undef/swi ...
381 * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
382 */
383
384 .macro bad_save_user_regs
385 sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
386 stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
387
Heiko Schocher405d0232010-09-17 13:10:44 +0200388 ldr r2, IRQ_STACK_START_IN
wdenk2e5983d2003-07-15 20:04:06 +0000389 ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
390 add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
391
392 add r5, sp, #S_SP
393 mov r1, lr
394 stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
395 mov r0, sp @ save current stack into r0 (param register)
396 .endm
397
398 .macro irq_save_user_regs
399 sub sp, sp, #S_FRAME_SIZE
400 stmia sp, {r0 - r12} @ Calling r0-r12
401 add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
402 stmdb r8, {sp, lr}^ @ Calling SP, LR
403 str lr, [r8, #0] @ Save calling PC
404 mrs r6, spsr
405 str r6, [r8, #4] @ Save CPSR
406 str r0, [r8, #8] @ Save OLD_R0
407 mov r0, sp
408 .endm
409
410 .macro irq_restore_user_regs
411 ldmia sp, {r0 - lr}^ @ Calling r0 - lr
412 mov r0, r0
413 ldr lr, [sp, #S_PC] @ Get PC
414 add sp, sp, #S_FRAME_SIZE
415 subs pc, lr, #4 @ return & move spsr_svc into cpsr
416 .endm
417
418 .macro get_bad_stack
Heiko Schocher405d0232010-09-17 13:10:44 +0200419 ldr r13, IRQ_STACK_START_IN
wdenk2e5983d2003-07-15 20:04:06 +0000420
421 str lr, [r13] @ save caller lr in position 0 of saved stack
422 mrs lr, spsr @ get the spsr
423 str lr, [r13, #4] @ save spsr in position 1 of saved stack
424
425 mov r13, #MODE_SVC @ prepare SVC-Mode
426 @ msr spsr_c, r13
427 msr spsr, r13 @ switch modes, make sure moves will execute
428 mov lr, pc @ capture return pc
429 movs pc, lr @ jump to next instruction & switch modes.
430 .endm
431
432 .macro get_irq_stack @ setup IRQ stack
433 ldr sp, IRQ_STACK_START
434 .endm
435
436 .macro get_fiq_stack @ setup FIQ stack
437 ldr sp, FIQ_STACK_START
438 .endm
439
440/*
441 * exception handlers
442 */
443 .align 5
444undefined_instruction:
445 get_bad_stack
446 bad_save_user_regs
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200447 bl do_undefined_instruction
wdenk2e5983d2003-07-15 20:04:06 +0000448
449 .align 5
450software_interrupt:
451 get_bad_stack
452 bad_save_user_regs
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200453 bl do_software_interrupt
wdenk2e5983d2003-07-15 20:04:06 +0000454
455 .align 5
456prefetch_abort:
457 get_bad_stack
458 bad_save_user_regs
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200459 bl do_prefetch_abort
wdenk2e5983d2003-07-15 20:04:06 +0000460
461 .align 5
462data_abort:
463 get_bad_stack
464 bad_save_user_regs
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200465 bl do_data_abort
wdenk2e5983d2003-07-15 20:04:06 +0000466
467 .align 5
468not_used:
469 get_bad_stack
470 bad_save_user_regs
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200471 bl do_not_used
wdenk2e5983d2003-07-15 20:04:06 +0000472
473#ifdef CONFIG_USE_IRQ
474
475 .align 5
476irq:
477 get_irq_stack
478 irq_save_user_regs
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200479 bl do_irq
wdenk2e5983d2003-07-15 20:04:06 +0000480 irq_restore_user_regs
481
482 .align 5
483fiq:
484 get_fiq_stack
485 /* someone ought to write a more effiction fiq_save_user_regs */
486 irq_save_user_regs
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200487 bl do_fiq
wdenk2e5983d2003-07-15 20:04:06 +0000488 irq_restore_user_regs
489
490#else
491
492 .align 5
493irq:
494 get_bad_stack
495 bad_save_user_regs
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200496 bl do_irq
wdenk2e5983d2003-07-15 20:04:06 +0000497
498 .align 5
499fiq:
500 get_bad_stack
501 bad_save_user_regs
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200502 bl do_fiq
wdenk2e5983d2003-07-15 20:04:06 +0000503
504#endif
505
506 .align 5
507.globl reset_cpu
508reset_cpu:
509 ldr r1, rstctl1 /* get clkm1 reset ctl */
wdenk1f4bb372003-07-27 00:21:01 +0000510 mov r3, #0x3 /* dsp_en + arm_rst = global reset */
511 strh r3, [r1] /* force reset */
512 mov r0, r0
wdenk2e5983d2003-07-15 20:04:06 +0000513_loop_forever:
514 b _loop_forever
515rstctl1:
516 .word 0xfffece10