blob: d4dc15a68bf46383c9a1f8f30d9f0f452a592d3c [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
2 * tsec.h
3 *
4 * Driver for the Motorola Triple Speed Ethernet Controller
5 *
6 * This software may be used and distributed according to the
7 * terms of the GNU Public License, Version 2, incorporated
8 * herein by reference.
9 *
Andy Fleming81f481c2007-04-23 02:24:28 -050010 * Copyright 2004, 2007 Freescale Semiconductor, Inc.
wdenk42d1f032003-10-15 23:53:47 +000011 * (C) Copyright 2003, Motorola, Inc.
12 * maintained by Xianghua Xiao (x.xiao@motorola.com)
13 * author Andy Fleming
14 *
15 */
16
17#ifndef __TSEC_H
18#define __TSEC_H
19
20#include <net.h>
Eran Libertyf046ccd2005-07-28 10:08:46 -050021#include <config.h>
wdenk42d1f032003-10-15 23:53:47 +000022
Eran Libertyf046ccd2005-07-28 10:08:46 -050023#ifndef CFG_TSEC1_OFFSET
24 #define CFG_TSEC1_OFFSET (0x24000)
25#endif
26
wdenk97d80fc2004-06-09 00:34:46 +000027#define TSEC_SIZE 0x01000
wdenk42d1f032003-10-15 23:53:47 +000028
Eran Libertyf046ccd2005-07-28 10:08:46 -050029/* FIXME: Should these be pushed back to 83xx and 85xx config files? */
Jon Loeligerdebb7352006-04-26 17:58:56 -050030#if defined(CONFIG_MPC85xx) || defined(CONFIG_MPC86xx)
Eran Libertyf046ccd2005-07-28 10:08:46 -050031 #define TSEC_BASE_ADDR (CFG_IMMR + CFG_TSEC1_OFFSET)
32#elif defined(CONFIG_MPC83XX)
Timur Tabid239d742006-11-03 12:00:28 -060033 #define TSEC_BASE_ADDR (CFG_IMMR + CFG_TSEC1_OFFSET)
Eran Libertyf046ccd2005-07-28 10:08:46 -050034#endif
35
36
wdenk42d1f032003-10-15 23:53:47 +000037#define MAC_ADDR_LEN 6
38
wdenk97d80fc2004-06-09 00:34:46 +000039/* #define TSEC_TIMEOUT 1000000 */
40#define TSEC_TIMEOUT 1000
wdenk42d1f032003-10-15 23:53:47 +000041#define TOUT_LOOP 1000000
42
Stefan Roese5810dc32005-09-21 18:20:22 +020043#define PHY_AUTONEGOTIATE_TIMEOUT 5000 /* in ms */
44
wdenk42d1f032003-10-15 23:53:47 +000045/* MAC register bits */
46#define MACCFG1_SOFT_RESET 0x80000000
47#define MACCFG1_RESET_RX_MC 0x00080000
48#define MACCFG1_RESET_TX_MC 0x00040000
49#define MACCFG1_RESET_RX_FUN 0x00020000
50#define MACCFG1_RESET_TX_FUN 0x00010000
51#define MACCFG1_LOOPBACK 0x00000100
52#define MACCFG1_RX_FLOW 0x00000020
53#define MACCFG1_TX_FLOW 0x00000010
54#define MACCFG1_SYNCD_RX_EN 0x00000008
55#define MACCFG1_RX_EN 0x00000004
56#define MACCFG1_SYNCD_TX_EN 0x00000002
57#define MACCFG1_TX_EN 0x00000001
58
59#define MACCFG2_INIT_SETTINGS 0x00007205
60#define MACCFG2_FULL_DUPLEX 0x00000001
61#define MACCFG2_IF 0x00000300
wdenk97d80fc2004-06-09 00:34:46 +000062#define MACCFG2_GMII 0x00000200
wdenk42d1f032003-10-15 23:53:47 +000063#define MACCFG2_MII 0x00000100
64
65#define ECNTRL_INIT_SETTINGS 0x00001000
66#define ECNTRL_TBI_MODE 0x00000020
Jon Loeligerd9b94f22005-07-25 14:05:07 -050067#define ECNTRL_R100 0x00000008
Andy Fleming81f481c2007-04-23 02:24:28 -050068#define ECNTRL_SGMII_MODE 0x00000002
wdenk42d1f032003-10-15 23:53:47 +000069
wdenk97d80fc2004-06-09 00:34:46 +000070#define miim_end -2
71#define miim_read -1
72
Joe Hammandcb84b72007-08-09 09:08:18 -050073#ifndef CFG_TBIPA_VALUE
74 #define CFG_TBIPA_VALUE 0x1f
75#endif
wdenk42d1f032003-10-15 23:53:47 +000076#define MIIMCFG_INIT_VALUE 0x00000003
77#define MIIMCFG_RESET 0x80000000
78
79#define MIIMIND_BUSY 0x00000001
80#define MIIMIND_NOTVALID 0x00000004
81
wdenk42d1f032003-10-15 23:53:47 +000082#define MIIM_CONTROL 0x00
wdenk97d80fc2004-06-09 00:34:46 +000083#define MIIM_CONTROL_RESET 0x00009140
wdenk42d1f032003-10-15 23:53:47 +000084#define MIIM_CONTROL_INIT 0x00001140
Stefan Roese5810dc32005-09-21 18:20:22 +020085#define MIIM_CONTROL_RESTART 0x00001340
wdenk42d1f032003-10-15 23:53:47 +000086#define MIIM_ANEN 0x00001000
wdenk97d80fc2004-06-09 00:34:46 +000087
88#define MIIM_CR 0x00
89#define MIIM_CR_RST 0x00008000
90#define MIIM_CR_INIT 0x00001000
wdenk42d1f032003-10-15 23:53:47 +000091
wdenk7abf0c52004-04-18 21:45:42 +000092#define MIIM_STATUS 0x1
93#define MIIM_STATUS_AN_DONE 0x00000020
wdenk97d80fc2004-06-09 00:34:46 +000094#define MIIM_STATUS_LINK 0x0004
Stefan Roese5810dc32005-09-21 18:20:22 +020095#define PHY_BMSR_AUTN_ABLE 0x0008
96#define PHY_BMSR_AUTN_COMP 0x0020
wdenk7abf0c52004-04-18 21:45:42 +000097
wdenk97d80fc2004-06-09 00:34:46 +000098#define MIIM_PHYIR1 0x2
99#define MIIM_PHYIR2 0x3
wdenk42d1f032003-10-15 23:53:47 +0000100
wdenk97d80fc2004-06-09 00:34:46 +0000101#define MIIM_ANAR 0x4
102#define MIIM_ANAR_INIT 0x1e1
wdenk42d1f032003-10-15 23:53:47 +0000103
104#define MIIM_TBI_ANLPBPA 0x5
105#define MIIM_TBI_ANLPBPA_HALF 0x00000040
106#define MIIM_TBI_ANLPBPA_FULL 0x00000020
107
wdenk97d80fc2004-06-09 00:34:46 +0000108#define MIIM_TBI_ANEX 0x6
109#define MIIM_TBI_ANEX_NP 0x00000004
110#define MIIM_TBI_ANEX_PRX 0x00000002
wdenk42d1f032003-10-15 23:53:47 +0000111
wdenk97d80fc2004-06-09 00:34:46 +0000112#define MIIM_GBIT_CONTROL 0x9
113#define MIIM_GBIT_CONTROL_INIT 0xe00
wdenk42d1f032003-10-15 23:53:47 +0000114
Paul Gortmaker91e25762007-01-16 11:38:14 -0500115/* Broadcom BCM54xx -- taken from linux sungem_phy */
116#define MIIM_BCM54xx_AUXSTATUS 0x19
117#define MIIM_BCM54xx_AUXSTATUS_LINKMODE_MASK 0x0700
118#define MIIM_BCM54xx_AUXSTATUS_LINKMODE_SHIFT 8
119
wdenk97d80fc2004-06-09 00:34:46 +0000120/* Cicada Auxiliary Control/Status Register */
121#define MIIM_CIS8201_AUX_CONSTAT 0x1c
122#define MIIM_CIS8201_AUXCONSTAT_INIT 0x0004
123#define MIIM_CIS8201_AUXCONSTAT_DUPLEX 0x0020
124#define MIIM_CIS8201_AUXCONSTAT_SPEED 0x0018
125#define MIIM_CIS8201_AUXCONSTAT_GBIT 0x0010
126#define MIIM_CIS8201_AUXCONSTAT_100 0x0008
wdenk42d1f032003-10-15 23:53:47 +0000127
wdenk97d80fc2004-06-09 00:34:46 +0000128/* Cicada Extended Control Register 1 */
129#define MIIM_CIS8201_EXT_CON1 0x17
130#define MIIM_CIS8201_EXTCON1_INIT 0x0000
131
132/* Cicada 8204 Extended PHY Control Register 1 */
133#define MIIM_CIS8204_EPHY_CON 0x17
134#define MIIM_CIS8204_EPHYCON_INIT 0x0006
Wolfgang Denk03469832006-03-12 18:09:47 +0100135#define MIIM_CIS8204_EPHYCON_RGMII 0x1100
wdenk97d80fc2004-06-09 00:34:46 +0000136
137/* Cicada 8204 Serial LED Control Register */
138#define MIIM_CIS8204_SLED_CON 0x1b
139#define MIIM_CIS8204_SLEDCON_INIT 0x1115
wdenk42d1f032003-10-15 23:53:47 +0000140
141#define MIIM_GBIT_CON 0x09
wdenk7abf0c52004-04-18 21:45:42 +0000142#define MIIM_GBIT_CON_ADVERT 0x0e00
wdenk42d1f032003-10-15 23:53:47 +0000143
Jon Loeligerdebb7352006-04-26 17:58:56 -0500144/* Entry for Vitesse VSC8244 regs starts here */
145/* Vitesse VSC8244 Auxiliary Control/Status Register */
146#define MIIM_VSC8244_AUX_CONSTAT 0x1c
147#define MIIM_VSC8244_AUXCONSTAT_INIT 0x0000
148#define MIIM_VSC8244_AUXCONSTAT_DUPLEX 0x0020
149#define MIIM_VSC8244_AUXCONSTAT_SPEED 0x0018
150#define MIIM_VSC8244_AUXCONSTAT_GBIT 0x0010
151#define MIIM_VSC8244_AUXCONSTAT_100 0x0008
152#define MIIM_CONTROL_INIT_LOOPBACK 0x4000
153
154/* Vitesse VSC8244 Extended PHY Control Register 1 */
155#define MIIM_VSC8244_EPHY_CON 0x17
156#define MIIM_VSC8244_EPHYCON_INIT 0x0006
157
158/* Vitesse VSC8244 Serial LED Control Register */
159#define MIIM_VSC8244_LED_CON 0x1b
160#define MIIM_VSC8244_LEDCON_INIT 0xF011
161
wdenk97d80fc2004-06-09 00:34:46 +0000162/* 88E1011 PHY Status Register */
163#define MIIM_88E1011_PHY_STATUS 0x11
164#define MIIM_88E1011_PHYSTAT_SPEED 0xc000
165#define MIIM_88E1011_PHYSTAT_GBIT 0x8000
166#define MIIM_88E1011_PHYSTAT_100 0x4000
167#define MIIM_88E1011_PHYSTAT_DUPLEX 0x2000
168#define MIIM_88E1011_PHYSTAT_SPDDONE 0x0800
169#define MIIM_88E1011_PHYSTAT_LINK 0x0400
170
Andy Fleming09f3e092006-09-13 10:34:18 -0500171#define MIIM_88E1011_PHY_SCR 0x10
172#define MIIM_88E1011_PHY_MDI_X_AUTO 0x0060
173
174/* 88E1111 PHY LED Control Register */
175#define MIIM_88E1111_PHY_LED_CONTROL 24
176#define MIIM_88E1111_PHY_LED_DIRECT 0x4100
177#define MIIM_88E1111_PHY_LED_COMBINE 0x411C
178
179/* 88E1145 Extended PHY Specific Control Register */
180#define MIIM_88E1145_PHY_EXT_CR 20
181#define MIIM_M88E1145_RGMII_RX_DELAY 0x0080
182#define MIIM_M88E1145_RGMII_TX_DELAY 0x0002
183
184#define MIIM_88E1145_PHY_PAGE 29
185#define MIIM_88E1145_PHY_CAL_OV 30
186
Dave Liu18ee3202008-01-11 18:45:28 +0800187/* RTL8211B PHY Status Register */
188#define MIIM_RTL8211B_PHY_STATUS 0x11
189#define MIIM_RTL8211B_PHYSTAT_SPEED 0xc000
190#define MIIM_RTL8211B_PHYSTAT_GBIT 0x8000
191#define MIIM_RTL8211B_PHYSTAT_100 0x4000
192#define MIIM_RTL8211B_PHYSTAT_DUPLEX 0x2000
193#define MIIM_RTL8211B_PHYSTAT_SPDDONE 0x0800
194#define MIIM_RTL8211B_PHYSTAT_LINK 0x0400
Andy Fleming09f3e092006-09-13 10:34:18 -0500195
wdenk97d80fc2004-06-09 00:34:46 +0000196/* DM9161 Control register values */
197#define MIIM_DM9161_CR_STOP 0x0400
198#define MIIM_DM9161_CR_RSTAN 0x1200
199
200#define MIIM_DM9161_SCR 0x10
201#define MIIM_DM9161_SCR_INIT 0x0610
202
203/* DM9161 Specified Configuration and Status Register */
204#define MIIM_DM9161_SCSR 0x11
205#define MIIM_DM9161_SCSR_100F 0x8000
206#define MIIM_DM9161_SCSR_100H 0x4000
207#define MIIM_DM9161_SCSR_10F 0x2000
208#define MIIM_DM9161_SCSR_10H 0x1000
209
210/* DM9161 10BT Configuration/Status */
211#define MIIM_DM9161_10BTCSR 0x12
212#define MIIM_DM9161_10BTCSR_INIT 0x7800
wdenk42d1f032003-10-15 23:53:47 +0000213
wdenk3dd7f0f2005-04-04 23:43:44 +0000214/* LXT971 Status 2 registers */
Wolfgang Denkd8169c92006-03-12 18:06:37 +0100215#define MIIM_LXT971_SR2 0x11 /* Status Register 2 */
216#define MIIM_LXT971_SR2_SPEED_MASK 0x4200
217#define MIIM_LXT971_SR2_10HDX 0x0000 /* 10 Mbit half duplex selected */
218#define MIIM_LXT971_SR2_10FDX 0x0200 /* 10 Mbit full duplex selected */
219#define MIIM_LXT971_SR2_100HDX 0x4000 /* 100 Mbit half duplex selected */
220#define MIIM_LXT971_SR2_100FDX 0x4200 /* 100 Mbit full duplex selected */
wdenk3dd7f0f2005-04-04 23:43:44 +0000221
Wolfgang Denkbe5048f2006-03-12 22:50:55 +0100222/* DP83865 Control register values */
223#define MIIM_DP83865_CR_INIT 0x9200
224
225/* DP83865 Link and Auto-Neg Status Register */
226#define MIIM_DP83865_LANR 0x11
227#define MIIM_DP83865_SPD_MASK 0x0018
228#define MIIM_DP83865_SPD_1000 0x0010
229#define MIIM_DP83865_SPD_100 0x0008
230#define MIIM_DP83865_DPX_FULL 0x0002
231
wdenk42d1f032003-10-15 23:53:47 +0000232#define MIIM_READ_COMMAND 0x00000001
233
234#define MRBLR_INIT_SETTINGS PKTSIZE_ALIGN
235
236#define MINFLR_INIT_SETTINGS 0x00000040
237
238#define DMACTRL_INIT_SETTINGS 0x000000c3
239#define DMACTRL_GRS 0x00000010
240#define DMACTRL_GTS 0x00000008
241
242#define TSTAT_CLEAR_THALT 0x80000000
243#define RSTAT_CLEAR_RHALT 0x00800000
244
wdenk7abf0c52004-04-18 21:45:42 +0000245
wdenk42d1f032003-10-15 23:53:47 +0000246#define IEVENT_INIT_CLEAR 0xffffffff
247#define IEVENT_BABR 0x80000000
248#define IEVENT_RXC 0x40000000
249#define IEVENT_BSY 0x20000000
250#define IEVENT_EBERR 0x10000000
251#define IEVENT_MSRO 0x04000000
252#define IEVENT_GTSC 0x02000000
253#define IEVENT_BABT 0x01000000
254#define IEVENT_TXC 0x00800000
255#define IEVENT_TXE 0x00400000
256#define IEVENT_TXB 0x00200000
257#define IEVENT_TXF 0x00100000
258#define IEVENT_IE 0x00080000
259#define IEVENT_LC 0x00040000
260#define IEVENT_CRL 0x00020000
261#define IEVENT_XFUN 0x00010000
262#define IEVENT_RXB0 0x00008000
263#define IEVENT_GRSC 0x00000100
264#define IEVENT_RXF0 0x00000080
265
266#define IMASK_INIT_CLEAR 0x00000000
267#define IMASK_TXEEN 0x00400000
268#define IMASK_TXBEN 0x00200000
269#define IMASK_TXFEN 0x00100000
270#define IMASK_RXFEN0 0x00000080
271
272
273/* Default Attribute fields */
274#define ATTR_INIT_SETTINGS 0x000000c0
275#define ATTRELI_INIT_SETTINGS 0x00000000
276
277
278/* TxBD status field bits */
279#define TXBD_READY 0x8000
280#define TXBD_PADCRC 0x4000
281#define TXBD_WRAP 0x2000
282#define TXBD_INTERRUPT 0x1000
283#define TXBD_LAST 0x0800
284#define TXBD_CRC 0x0400
285#define TXBD_DEF 0x0200
286#define TXBD_HUGEFRAME 0x0080
287#define TXBD_LATECOLLISION 0x0080
288#define TXBD_RETRYLIMIT 0x0040
289#define TXBD_RETRYCOUNTMASK 0x003c
290#define TXBD_UNDERRUN 0x0002
291#define TXBD_STATS 0x03ff
292
293/* RxBD status field bits */
294#define RXBD_EMPTY 0x8000
295#define RXBD_RO1 0x4000
296#define RXBD_WRAP 0x2000
297#define RXBD_INTERRUPT 0x1000
298#define RXBD_LAST 0x0800
299#define RXBD_FIRST 0x0400
300#define RXBD_MISS 0x0100
301#define RXBD_BROADCAST 0x0080
302#define RXBD_MULTICAST 0x0040
303#define RXBD_LARGE 0x0020
304#define RXBD_NONOCTET 0x0010
305#define RXBD_SHORT 0x0008
306#define RXBD_CRCERR 0x0004
307#define RXBD_OVERRUN 0x0002
308#define RXBD_TRUNCATED 0x0001
309#define RXBD_STATS 0x003f
310
311typedef struct txbd8
312{
313 ushort status; /* Status Fields */
314 ushort length; /* Buffer length */
315 uint bufPtr; /* Buffer Pointer */
316} txbd8_t;
317
318typedef struct rxbd8
319{
320 ushort status; /* Status Fields */
321 ushort length; /* Buffer Length */
322 uint bufPtr; /* Buffer Pointer */
323} rxbd8_t;
324
325typedef struct rmon_mib
326{
327 /* Transmit and Receive Counters */
328 uint tr64; /* Transmit and Receive 64-byte Frame Counter */
329 uint tr127; /* Transmit and Receive 65-127 byte Frame Counter */
330 uint tr255; /* Transmit and Receive 128-255 byte Frame Counter */
331 uint tr511; /* Transmit and Receive 256-511 byte Frame Counter */
332 uint tr1k; /* Transmit and Receive 512-1023 byte Frame Counter */
333 uint trmax; /* Transmit and Receive 1024-1518 byte Frame Counter */
334 uint trmgv; /* Transmit and Receive 1519-1522 byte Good VLAN Frame */
335 /* Receive Counters */
336 uint rbyt; /* Receive Byte Counter */
337 uint rpkt; /* Receive Packet Counter */
338 uint rfcs; /* Receive FCS Error Counter */
339 uint rmca; /* Receive Multicast Packet (Counter) */
340 uint rbca; /* Receive Broadcast Packet */
341 uint rxcf; /* Receive Control Frame Packet */
342 uint rxpf; /* Receive Pause Frame Packet */
343 uint rxuo; /* Receive Unknown OP Code */
344 uint raln; /* Receive Alignment Error */
345 uint rflr; /* Receive Frame Length Error */
346 uint rcde; /* Receive Code Error */
347 uint rcse; /* Receive Carrier Sense Error */
348 uint rund; /* Receive Undersize Packet */
349 uint rovr; /* Receive Oversize Packet */
350 uint rfrg; /* Receive Fragments */
351 uint rjbr; /* Receive Jabber */
352 uint rdrp; /* Receive Drop */
353 /* Transmit Counters */
354 uint tbyt; /* Transmit Byte Counter */
355 uint tpkt; /* Transmit Packet */
356 uint tmca; /* Transmit Multicast Packet */
357 uint tbca; /* Transmit Broadcast Packet */
358 uint txpf; /* Transmit Pause Control Frame */
359 uint tdfr; /* Transmit Deferral Packet */
360 uint tedf; /* Transmit Excessive Deferral Packet */
361 uint tscl; /* Transmit Single Collision Packet */
362 /* (0x2_n700) */
363 uint tmcl; /* Transmit Multiple Collision Packet */
364 uint tlcl; /* Transmit Late Collision Packet */
365 uint txcl; /* Transmit Excessive Collision Packet */
366 uint tncl; /* Transmit Total Collision */
367
368 uint res2;
369
370 uint tdrp; /* Transmit Drop Frame */
371 uint tjbr; /* Transmit Jabber Frame */
372 uint tfcs; /* Transmit FCS Error */
373 uint txcf; /* Transmit Control Frame */
374 uint tovr; /* Transmit Oversize Frame */
375 uint tund; /* Transmit Undersize Frame */
376 uint tfrg; /* Transmit Fragments Frame */
377 /* General Registers */
378 uint car1; /* Carry Register One */
379 uint car2; /* Carry Register Two */
380 uint cam1; /* Carry Register One Mask */
381 uint cam2; /* Carry Register Two Mask */
382} rmon_mib_t;
383
384typedef struct tsec_hash_regs
385{
386 uint iaddr0; /* Individual Address Register 0 */
387 uint iaddr1; /* Individual Address Register 1 */
388 uint iaddr2; /* Individual Address Register 2 */
389 uint iaddr3; /* Individual Address Register 3 */
390 uint iaddr4; /* Individual Address Register 4 */
391 uint iaddr5; /* Individual Address Register 5 */
392 uint iaddr6; /* Individual Address Register 6 */
393 uint iaddr7; /* Individual Address Register 7 */
394 uint res1[24];
395 uint gaddr0; /* Group Address Register 0 */
396 uint gaddr1; /* Group Address Register 1 */
397 uint gaddr2; /* Group Address Register 2 */
398 uint gaddr3; /* Group Address Register 3 */
399 uint gaddr4; /* Group Address Register 4 */
400 uint gaddr5; /* Group Address Register 5 */
401 uint gaddr6; /* Group Address Register 6 */
402 uint gaddr7; /* Group Address Register 7 */
403 uint res2[24];
404} tsec_hash_t;
405
406typedef struct tsec
407{
408 /* General Control and Status Registers (0x2_n000) */
409 uint res000[4];
410
411 uint ievent; /* Interrupt Event */
412 uint imask; /* Interrupt Mask */
413 uint edis; /* Error Disabled */
414 uint res01c;
415 uint ecntrl; /* Ethernet Control */
416 uint minflr; /* Minimum Frame Length */
417 uint ptv; /* Pause Time Value */
418 uint dmactrl; /* DMA Control */
419 uint tbipa; /* TBI PHY Address */
420
421 uint res034[3];
422 uint res040[48];
423
424 /* Transmit Control and Status Registers (0x2_n100) */
425 uint tctrl; /* Transmit Control */
426 uint tstat; /* Transmit Status */
427 uint res108;
428 uint tbdlen; /* Tx BD Data Length */
429 uint res110[5];
430 uint ctbptr; /* Current TxBD Pointer */
431 uint res128[23];
432 uint tbptr; /* TxBD Pointer */
433 uint res188[30];
434 /* (0x2_n200) */
435 uint res200;
436 uint tbase; /* TxBD Base Address */
437 uint res208[42];
438 uint ostbd; /* Out of Sequence TxBD */
439 uint ostbdp; /* Out of Sequence Tx Data Buffer Pointer */
440 uint res2b8[18];
441
442 /* Receive Control and Status Registers (0x2_n300) */
443 uint rctrl; /* Receive Control */
444 uint rstat; /* Receive Status */
445 uint res308;
446 uint rbdlen; /* RxBD Data Length */
447 uint res310[4];
448 uint res320;
449 uint crbptr; /* Current Receive Buffer Pointer */
450 uint res328[6];
451 uint mrblr; /* Maximum Receive Buffer Length */
452 uint res344[16];
453 uint rbptr; /* RxBD Pointer */
454 uint res388[30];
455 /* (0x2_n400) */
456 uint res400;
457 uint rbase; /* RxBD Base Address */
458 uint res408[62];
459
460 /* MAC Registers (0x2_n500) */
461 uint maccfg1; /* MAC Configuration #1 */
462 uint maccfg2; /* MAC Configuration #2 */
463 uint ipgifg; /* Inter Packet Gap/Inter Frame Gap */
464 uint hafdup; /* Half-duplex */
465 uint maxfrm; /* Maximum Frame */
466 uint res514;
467 uint res518;
468
469 uint res51c;
470
471 uint miimcfg; /* MII Management: Configuration */
472 uint miimcom; /* MII Management: Command */
473 uint miimadd; /* MII Management: Address */
474 uint miimcon; /* MII Management: Control */
475 uint miimstat; /* MII Management: Status */
476 uint miimind; /* MII Management: Indicators */
477
478 uint res538;
479
480 uint ifstat; /* Interface Status */
481 uint macstnaddr1; /* Station Address, part 1 */
482 uint macstnaddr2; /* Station Address, part 2 */
483 uint res548[46];
484
485 /* (0x2_n600) */
486 uint res600[32];
487
488 /* RMON MIB Registers (0x2_n680-0x2_n73c) */
489 rmon_mib_t rmon;
490 uint res740[48];
491
492 /* Hash Function Registers (0x2_n800) */
493 tsec_hash_t hash;
494
495 uint res900[128];
496
497 /* Pattern Registers (0x2_nb00) */
498 uint resb00[62];
499 uint attr; /* Default Attribute Register */
500 uint attreli; /* Default Attribute Extract Length and Index */
501
502 /* TSEC Future Expansion Space (0x2_nc00-0x2_nffc) */
503 uint resc00[256];
504} tsec_t;
505
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500506#define TSEC_GIGABIT (1)
507
508/* This flag currently only has
509 * meaning if we're using the eTSEC */
510#define TSEC_REDUCED (1 << 1)
511
wdenk97d80fc2004-06-09 00:34:46 +0000512struct tsec_private {
513 volatile tsec_t *regs;
514 volatile tsec_t *phyregs;
515 struct phy_info *phyinfo;
516 uint phyaddr;
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500517 u32 flags;
wdenk97d80fc2004-06-09 00:34:46 +0000518 uint link;
519 uint duplexity;
520 uint speed;
521};
522
523
524/*
525 * struct phy_cmd: A command for reading or writing a PHY register
526 *
527 * mii_reg: The register to read or write
528 *
529 * mii_data: For writes, the value to put in the register.
530 * A value of -1 indicates this is a read.
531 *
532 * funct: A function pointer which is invoked for each command.
533 * For reads, this function will be passed the value read
534 * from the PHY, and process it.
535 * For writes, the result of this function will be written
536 * to the PHY register
537 */
538struct phy_cmd {
539 uint mii_reg;
540 uint mii_data;
541 uint (*funct) (uint mii_reg, struct tsec_private* priv);
542};
543
544/* struct phy_info: a structure which defines attributes for a PHY
545 *
546 * id will contain a number which represents the PHY. During
547 * startup, the driver will poll the PHY to find out what its
548 * UID--as defined by registers 2 and 3--is. The 32-bit result
549 * gotten from the PHY will be shifted right by "shift" bits to
550 * discard any bits which may change based on revision numbers
551 * unimportant to functionality
552 *
553 * The struct phy_cmd entries represent pointers to an arrays of
554 * commands which tell the driver what to do to the PHY.
555 */
556struct phy_info {
557 uint id;
558 char *name;
559 uint shift;
560 /* Called to configure the PHY, and modify the controller
561 * based on the results */
562 struct phy_cmd *config;
563
564 /* Called when starting up the controller */
565 struct phy_cmd *startup;
566
567 /* Called when bringing down the controller */
568 struct phy_cmd *shutdown;
569};
570
wdenk42d1f032003-10-15 23:53:47 +0000571#endif /* __TSEC_H */