blob: 54f6fa7c167d436e36529687453075c672182c28 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
jason6af3a0e2013-11-06 22:59:08 +08002/* Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
TsiChung Liew6d33c6a2008-07-23 17:11:47 -05003 * Hayden Fraser (Hayden.Fraser@freescale.com)
TsiChung Liew6d33c6a2008-07-23 17:11:47 -05004 */
5
6#ifndef _M5253DEMO_H
7#define _M5253DEMO_H
8
Simon Glass1af3c7f2020-05-10 11:40:09 -06009#include <linux/stringify.h>
10
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050011#define CONFIG_MCFTMR
12
13#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020014#define CONFIG_SYS_UART_PORT (0)
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050015
16#undef CONFIG_WATCHDOG /* disable watchdog */
17
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050018
19/* Configuration for environment
20 * Environment is embedded in u-boot in the second sector of the flash
21 */
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050022
angelo@sysam.it5296cb12015-03-29 22:54:16 +020023#define LDS_BOARD_TEXT \
Simon Glass0649cd02017-08-03 12:21:49 -060024 . = DEFINED(env_offset) ? env_offset : .; \
25 env/embedded.o(.text*);
angelo@sysam.it5296cb12015-03-29 22:54:16 +020026
Simon Glassfc843a02017-05-17 03:25:30 -060027#ifdef CONFIG_IDE
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050028/* ATA */
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050029# define CONFIG_IDE_RESET 1
30# define CONFIG_IDE_PREINIT 1
31# define CONFIG_ATAPI
32# undef CONFIG_LBA48
33
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020034# define CONFIG_SYS_IDE_MAXBUS 1
35# define CONFIG_SYS_IDE_MAXDEVICE 2
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050036
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020037# define CONFIG_SYS_ATA_BASE_ADDR (CONFIG_SYS_MBAR2 + 0x800)
38# define CONFIG_SYS_ATA_IDE0_OFFSET 0
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050039
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020040# define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
41# define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
42# define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
43# define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050044#endif
45
46#define CONFIG_DRIVER_DM9000
47#ifdef CONFIG_DRIVER_DM9000
TsiChung Liew012522f2008-10-21 10:03:07 +000048# define CONFIG_DM9000_BASE (CONFIG_SYS_CS1_BASE | 0x300)
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050049# define DM9000_IO CONFIG_DM9000_BASE
50# define DM9000_DATA (CONFIG_DM9000_BASE + 4)
51# undef CONFIG_DM9000_DEBUG
Jason Jinf73e7d62011-08-19 10:18:15 +080052# define CONFIG_DM9000_BYTE_SWAPPED
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050053
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050054# define CONFIG_OVERWRITE_ETHADDR_ONCE
55
56# define CONFIG_EXTRA_ENV_SETTINGS \
57 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +020058 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050059 "loadaddr=10000\0" \
60 "u-boot=u-boot.bin\0" \
61 "load=tftp ${loadaddr) ${u-boot}\0" \
62 "upd=run load; run prog\0" \
TsiChung Liewac265f72010-03-10 11:56:36 -060063 "prog=prot off 0xff800000 0xff82ffff;" \
64 "era 0xff800000 0xff82ffff;" \
TsiChung Liewf26a2472010-03-15 19:39:21 -050065 "cp.b ${loadaddr} 0xff800000 ${filesize};" \
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050066 "save\0" \
67 ""
68#endif
69
Mario Six5bc05432018-03-28 14:38:20 +020070#define CONFIG_HOSTNAME "M5253DEMO"
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050071
TsiChung Lieweec567a2008-08-19 03:01:19 +060072/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +020073#define CONFIG_SYS_I2C
74#define CONFIG_SYS_I2C_FSL
75#define CONFIG_SYS_FSL_I2C_SPEED 80000
76#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
77#define CONFIG_SYS_FSL_I2C_OFFSET 0x00000280
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020078#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
79#define CONFIG_SYS_I2C_PINMUX_REG (*(u32 *) (CONFIG_SYS_MBAR+0x19C))
80#define CONFIG_SYS_I2C_PINMUX_CLR (0xFFFFE7FF)
81#define CONFIG_SYS_I2C_PINMUX_SET (0)
TsiChung Lieweec567a2008-08-19 03:01:19 +060082
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020083#define CONFIG_SYS_LOAD_ADDR 0x00100000
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050084
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020085#undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
86#define CONFIG_SYS_FAST_CLK
87#ifdef CONFIG_SYS_FAST_CLK
88# define CONFIG_SYS_PLLCR 0x1243E054
89# define CONFIG_SYS_CLK 140000000
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050090#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020091# define CONFIG_SYS_PLLCR 0x135a4140
92# define CONFIG_SYS_CLK 70000000
TsiChung Liew6d33c6a2008-07-23 17:11:47 -050093#endif
94
95/*
96 * Low Level Configuration Settings
97 * (address mappings, register initial values, etc.)
98 * You should know what you are doing if you make changes here.
99 */
100
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200101#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
102#define CONFIG_SYS_MBAR2 0x80000000 /* Module Base Addrs 2 */
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500103
104/*
105 * Definitions for initial stack pointer and data area (in DPRAM)
106 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200108#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200109#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200110#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500111
112/*
113 * Start addresses for the final memory configuration
114 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500116 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_SDRAM_BASE 0x00000000
118#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500119
120#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121# define CONFIG_SYS_MONITOR_BASE 0x20000
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500122#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500124#endif
125
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200126#define CONFIG_SYS_MONITOR_LEN 0x40000
127#define CONFIG_SYS_MALLOC_LEN (256 << 10)
128#define CONFIG_SYS_BOOTPARAMS_LEN (64*1024)
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500129
130/*
131 * For booting Linux, the board info and command line data
132 * have to be in the first 8 MB of memory, since this is
133 * the maximum mapped by the Linux kernel during initialization ??
134 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liewd6e4baf2009-01-27 12:57:47 +0000136#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500137
138/* FLASH organization */
TsiChung Liew012522f2008-10-21 10:03:07 +0000139#define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200140#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
141#define CONFIG_SYS_MAX_FLASH_SECT 2048 /* max number of sectors on one chip */
142#define CONFIG_SYS_FLASH_ERASE_TOUT 1000
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500143
144#define FLASH_SST6401B 0x200
145#define SST_ID_xF6401B 0x236D236D
146
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#ifdef CONFIG_SYS_FLASH_CFI
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500148/*
149 * Unable to use CFI driver, due to incompatible sector erase command by SST.
150 * Amd/Atmel use 0x30 for sector erase, SST use 0x50.
151 * 0x30 is block erase in SST
152 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153# define CONFIG_SYS_FLASH_SIZE 0x800000
154# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500155# define CONFIG_FLASH_CFI_LEGACY
156#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157# define CONFIG_SYS_SST_SECT 2048
158# define CONFIG_SYS_SST_SECTSZ 0x1000
159# define CONFIG_SYS_FLASH_WRITE_TOUT 500
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500160#endif
161
162/* Cache Configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500164
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600165#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200166 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600167#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200168 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600169#define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
170#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \
171 CF_ADDRMASK(8) | \
172 CF_ACR_EN | CF_ACR_SM_ALL)
173#define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \
174 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
175 CF_ACR_EN | CF_ACR_SM_ALL)
176#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
177 CF_CACR_DBWE)
178
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500179/* Port configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180#define CONFIG_SYS_FECI2C 0xF0
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500181
TsiChung Liew012522f2008-10-21 10:03:07 +0000182#define CONFIG_SYS_CS0_BASE 0xFF800000
183#define CONFIG_SYS_CS0_MASK 0x007F0021
184#define CONFIG_SYS_CS0_CTRL 0x00001D80
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500185
TsiChung Liew012522f2008-10-21 10:03:07 +0000186#define CONFIG_SYS_CS1_BASE 0xE0000000
187#define CONFIG_SYS_CS1_MASK 0x00000001
188#define CONFIG_SYS_CS1_CTRL 0x00003DD8
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500189
190/*-----------------------------------------------------------------------
191 * Port configuration
192 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200193#define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
194#define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54 */
195#define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
196#define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
197#define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
198#define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
199#define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
TsiChung Liew6d33c6a2008-07-23 17:11:47 -0500200
201#endif /* _M5253DEMO_H */