Michal Simek | 64eb13b | 2019-04-12 12:19:22 +0200 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
| 2 | /* |
| 3 | * dts file for Xilinx Versal a2197 RevA System Controller |
| 4 | * |
| 5 | * (C) Copyright 2019, Xilinx, Inc. |
| 6 | * |
| 7 | * Michal Simek <michal.simek@xilinx.com> |
| 8 | */ |
| 9 | /dts-v1/; |
| 10 | |
| 11 | #include "zynqmp.dtsi" |
| 12 | #include "zynqmp-clk-ccf.dtsi" |
| 13 | #include <dt-bindings/gpio/gpio.h> |
| 14 | |
| 15 | / { |
| 16 | model = "Versal System Controller on a2197 Memory Char board RevA"; |
Michal Simek | 50d9283 | 2019-06-28 13:16:10 +0200 | [diff] [blame] | 17 | compatible = "xlnx,zynqmp-m-a2197-01-revA", "xlnx,zynqmp-a2197-revA", |
Michal Simek | 64eb13b | 2019-04-12 12:19:22 +0200 | [diff] [blame] | 18 | "xlnx,zynqmp-a2197", "xlnx,zynqmp"; |
| 19 | |
| 20 | aliases { |
| 21 | ethernet0 = &gem0; |
| 22 | gpio0 = &gpio; |
| 23 | i2c0 = &i2c0; |
| 24 | i2c1 = &i2c1; |
| 25 | mmc0 = &sdhci0; |
| 26 | mmc1 = &sdhci1; |
| 27 | rtc0 = &rtc; |
| 28 | serial0 = &uart0; |
| 29 | serial1 = &uart1; |
| 30 | serial2 = &dcc; |
| 31 | usb0 = &usb0; |
| 32 | usb1 = &usb1; |
| 33 | spi0 = &qspi; |
| 34 | }; |
| 35 | |
| 36 | chosen { |
| 37 | bootargs = "earlycon"; |
| 38 | stdout-path = "serial0:115200n8"; |
| 39 | xlnx,eeprom = <&eeprom>; |
| 40 | }; |
| 41 | |
| 42 | memory@0 { |
| 43 | device_type = "memory"; |
| 44 | reg = <0x0 0x0 0x0 0x80000000>; /* FIXME don't know how big memory is there */ |
| 45 | }; |
Michal Simek | eaf96b1 | 2019-08-26 11:09:54 +0200 | [diff] [blame^] | 46 | |
| 47 | ina226-vcc-aux { |
| 48 | compatible = "iio-hwmon"; |
| 49 | io-channels = <&vcc_aux 0>, <&vcc_aux 1>, <&vcc_aux 2>, <&vcc_aux 3>; |
| 50 | }; |
| 51 | ina226-vcc-ram { |
| 52 | compatible = "iio-hwmon"; |
| 53 | io-channels = <&vcc_ram 0>, <&vcc_ram 1>, <&vcc_ram 2>, <&vcc_ram 3>; |
| 54 | }; |
| 55 | ina226-vcc1v1-lp4 { |
| 56 | compatible = "iio-hwmon"; |
| 57 | io-channels = <&vcc1v1_lp4 0>, <&vcc1v1_lp4 1>, <&vcc1v1_lp4 2>, <&vcc1v1_lp4 3>; |
| 58 | }; |
| 59 | ina226-vcc1v2-lp4 { |
| 60 | compatible = "iio-hwmon"; |
| 61 | io-channels = <&vcc1v2_lp4 0>, <&vcc1v2_lp4 1>, <&vcc1v2_lp4 2>, <&vcc1v2_lp4 3>; |
| 62 | }; |
| 63 | ina226-vdd1-1v8-lp4 { |
| 64 | compatible = "iio-hwmon"; |
| 65 | io-channels = <&vdd1_1v8_lp4 0>, <&vdd1_1v8_lp4 1>, <&vdd1_1v8_lp4 2>, <&vdd1_1v8_lp4 3>; |
| 66 | }; |
| 67 | ina226-vcc0v6-lp4 { |
| 68 | compatible = "iio-hwmon"; |
| 69 | io-channels = <&vcc0v6_lp4 0>, <&vcc0v6_lp4 1>, <&vcc0v6_lp4 2>, <&vcc0v6_lp4 3>; |
| 70 | }; |
Michal Simek | 64eb13b | 2019-04-12 12:19:22 +0200 | [diff] [blame] | 71 | }; |
| 72 | |
| 73 | &qspi { |
| 74 | status = "okay"; |
| 75 | is-dual = <1>; |
| 76 | flash@0 { |
| 77 | compatible = "m25p80", "spi-flash"; /* 32MB */ |
| 78 | #address-cells = <1>; |
| 79 | #size-cells = <1>; |
| 80 | reg = <0x0>; |
| 81 | spi-tx-bus-width = <1>; |
| 82 | spi-rx-bus-width = <4>; |
| 83 | spi-max-frequency = <108000000>; |
| 84 | }; |
| 85 | }; |
| 86 | |
| 87 | &sdhci0 { /* emmc MIO 13-23 - with some settings 16GB */ |
| 88 | status = "okay"; |
| 89 | non-removable; |
| 90 | disable-wp; |
| 91 | bus-width = <8>; |
| 92 | xlnx,mio_bank = <0>; /* FIXME tap delay */ |
| 93 | }; |
| 94 | |
| 95 | &uart0 { /* uart0 MIO38-39 */ |
| 96 | status = "okay"; |
| 97 | u-boot,dm-pre-reloc; |
| 98 | }; |
| 99 | |
| 100 | &uart1 { /* uart1 MIO40-41 */ |
| 101 | status = "okay"; |
| 102 | u-boot,dm-pre-reloc; |
| 103 | }; |
| 104 | |
| 105 | &sdhci1 { /* sd1 MIO45-51 cd in place */ |
| 106 | status = "disable"; |
| 107 | no-1-8-v; |
| 108 | disable-wp; |
| 109 | xlnx,mio_bank = <1>; |
| 110 | }; |
| 111 | |
| 112 | &gem0 { |
| 113 | status = "okay"; |
| 114 | phy-handle = <&phy0>; |
| 115 | phy-mode = "sgmii"; /* DTG generates this properly 1512 */ |
| 116 | phy-reset-gpios = <&gpio 142 GPIO_ACTIVE_LOW>; |
Michal Simek | 2975a42 | 2019-08-08 12:44:22 +0200 | [diff] [blame] | 117 | phy0: ethernet-phy@0 { /* marwell m88e1512 - SGMII */ |
Michal Simek | 64eb13b | 2019-04-12 12:19:22 +0200 | [diff] [blame] | 118 | reg = <0>; |
| 119 | /* xlnx,phy-type = <PHY_TYPE_SGMII>; */ |
| 120 | }; |
| 121 | /* phy-names = "..."; |
| 122 | phys = <&lane0 PHY_TYPE_SGMII ... > |
| 123 | Note: lane0 sgmii/lane1 usb3 */ |
| 124 | }; |
| 125 | |
| 126 | &gpio { |
| 127 | status = "okay"; |
| 128 | gpio-line-names = "SCLK_OUT", "MISO_MO1", "MO2", "MO3", "MOSI_MIO0", /* 0 - 4 */ |
| 129 | "N_SS_OUT", "", "SYS_CTRL0", "SYS_CTRL1", "SYS_CTRL2", /* 5 - 9 */ |
| 130 | "SYS_CTRL3", "SYS_CTRL4", "SYS_CTRL5", "EMMC_DAT0", "EMMC_DAT1", /* 10 - 14 */ |
| 131 | "EMMC_DAT2", "EMMC_DAT3", "EMMC_DAT4", "EMMC_DAT5", "EMMC_DAT6", /* 15 - 19 */ |
| 132 | "EMMC_DAT7", "EMMC_CMD", "EMMC_CLK", "EMMC_RST_B", "", /* 20 - 24 */ |
| 133 | "", "RXD0_IN", "TXD0_OUT", "TXD1_OUT", "RXD1_IN", /* 25 - 29 */ |
| 134 | "", "", "", "", "LP_I2C0_PMC_SCL", /* 30 - 34 */ |
| 135 | "LP_I2C0_PMC_SDA", "LP_I2C1_SCL", "LP_I2C1_SDA", "UART0_RXD_IN", "UART0_TXD_OUT", /* 35 - 39 */ |
| 136 | "UART1_TXD_OUT", "UART1_RXD_IN", "ETH_RESET_B", "", "", /* 40 - 44 */ |
| 137 | "SD1_CD_B", "SD1_DATA0", "SD1_DATA1", "SD1_DATA2", "SD1_DATA3", /* 45 - 49 */ |
| 138 | "SD1_CMD", "SD1_CLK", "USB0_CLK", "USB0_DIR", "USB0_DATA2", /* 50 - 54 */ |
| 139 | "USB0_NXT", "USB0_DATA0", "USB0_DATA1", "USB0_STP", "USB0_DATA3", /* 55 - 59 */ |
| 140 | "USB0_DATA4", "USB0_DATA5", "USB0_DATA6", "USB0_DATA7", "USB1_CLK", /* 60 - 64 */ |
| 141 | "USB1_DIR", "USB1_DATA2", "USB1_NXT", "USB1_DATA0", "USB1_DATA1", /* 65 - 69 */ |
| 142 | "USB1_STP", "USB1_DATA3", "USB1_DATA4", "USB1_DATA5", "USB1_DATA6", /* 70 - 74 */ |
| 143 | "USB1_DATA7", "ETH_MDC", "ETH_MDIO", /* 75 - 77, MIO end and EMIO start */ |
| 144 | "", "", "", "", "", /* 78 - 79 */ |
| 145 | "", "", "", "", "", /* 80 - 84 */ |
| 146 | "", "", "", "", "", /* 85 -89 */ |
| 147 | "", "", "", "", "", /* 90 - 94 */ |
| 148 | "", "", "", "", "", /* 95 - 99 */ |
| 149 | "", "", "", "", "", /* 100 - 104 */ |
| 150 | "", "", "", "", "", /* 105 - 109 */ |
| 151 | "", "", "", "", "", /* 110 - 114 */ |
| 152 | "", "", "", "", "", /* 115 - 119 */ |
| 153 | "", "", "", "", "", /* 120 - 124 */ |
| 154 | "", "", "", "", "", /* 125 - 129 */ |
| 155 | "", "", "", "", "", /* 130 - 134 */ |
| 156 | "", "", "", "", "", /* 135 - 139 */ |
| 157 | "", "", "", "", "", /* 140 - 144 */ |
| 158 | "", "", "", "", "", /* 145 - 149 */ |
| 159 | "", "", "", "", "", /* 150 - 154 */ |
| 160 | "", "", "", "", "", /* 155 - 159 */ |
| 161 | "", "", "", "", "", /* 160 - 164 */ |
| 162 | "", "", "", "", "", /* 165 - 169 */ |
| 163 | "", "", "", ""; /* 170 - 174 */ |
| 164 | }; |
| 165 | |
| 166 | &i2c0 { /* MIO 34-35 - can't stay here */ |
| 167 | status = "okay"; |
| 168 | clock-frequency = <400000>; |
| 169 | i2c-mux@74 { /* u46 */ |
| 170 | compatible = "nxp,pca9548"; |
| 171 | #address-cells = <1>; |
| 172 | #size-cells = <0>; |
| 173 | reg = <0x74>; |
| 174 | /* FIXME reset connected to SYSCTRL_IIC_MUX0_RESET */ |
| 175 | i2c@0 { /* PMBUS must be enabled via SW21 */ |
| 176 | #address-cells = <1>; |
| 177 | #size-cells = <0>; |
| 178 | reg = <0>; |
| 179 | reg_vcc1v2_lp4: tps544@15 { /* u97 */ |
| 180 | compatible = "ti,tps544b25"; |
| 181 | reg = <0x15>; |
| 182 | }; |
| 183 | reg_vcc1v1_lp4: tps544@16 { /* u95 */ |
| 184 | compatible = "ti,tps544b25"; |
| 185 | reg = <0x16>; |
| 186 | }; |
| 187 | reg_vdd1_1v8_lp4: tps544@17 { /* u99 */ |
| 188 | compatible = "ti,tps544b25"; |
| 189 | reg = <0x17>; |
| 190 | }; |
| 191 | /* UTIL_PMBUS connection */ |
| 192 | reg_vcc1v8: tps544@13 { /* u92 */ |
| 193 | compatible = "ti,tps544b25"; |
| 194 | reg = <0x13>; |
| 195 | }; |
| 196 | reg_vcc3v3: tps544@14 { /* u93 */ |
| 197 | compatible = "ti,tps544b25"; |
| 198 | reg = <0x14>; |
| 199 | }; |
| 200 | reg_vcc5v0: tps544@1e { /* u94 */ |
| 201 | compatible = "ti,tps544b25"; |
| 202 | reg = <0x1e>; |
| 203 | }; |
| 204 | }; |
| 205 | i2c@1 { /* PMBUS_INA226 */ |
| 206 | #address-cells = <1>; |
| 207 | #size-cells = <0>; |
| 208 | reg = <1>; |
| 209 | vcc_aux: ina226@42 { /* u86 */ |
| 210 | compatible = "ti,ina226"; |
Michal Simek | eaf96b1 | 2019-08-26 11:09:54 +0200 | [diff] [blame^] | 211 | #io-channel-cells = <1>; |
Michal Simek | 64eb13b | 2019-04-12 12:19:22 +0200 | [diff] [blame] | 212 | reg = <0x42>; |
| 213 | shunt-resistor = <5000>; |
| 214 | }; |
| 215 | vcc_ram: ina226@43 { /* u81 */ |
| 216 | compatible = "ti,ina226"; |
Michal Simek | eaf96b1 | 2019-08-26 11:09:54 +0200 | [diff] [blame^] | 217 | #io-channel-cells = <1>; |
Michal Simek | 64eb13b | 2019-04-12 12:19:22 +0200 | [diff] [blame] | 218 | reg = <0x43>; |
| 219 | shunt-resistor = <5000>; |
| 220 | }; |
| 221 | vcc1v1_lp4: ina226@46 { /* u96 */ |
| 222 | compatible = "ti,ina226"; |
Michal Simek | eaf96b1 | 2019-08-26 11:09:54 +0200 | [diff] [blame^] | 223 | #io-channel-cells = <1>; |
Michal Simek | 64eb13b | 2019-04-12 12:19:22 +0200 | [diff] [blame] | 224 | reg = <0x46>; |
| 225 | shunt-resistor = <5000>; |
| 226 | }; |
| 227 | vcc1v2_lp4: ina226@47 { /* u98 */ |
| 228 | compatible = "ti,ina226"; |
Michal Simek | eaf96b1 | 2019-08-26 11:09:54 +0200 | [diff] [blame^] | 229 | #io-channel-cells = <1>; |
Michal Simek | 64eb13b | 2019-04-12 12:19:22 +0200 | [diff] [blame] | 230 | reg = <0x47>; |
| 231 | shunt-resistor = <5000>; |
| 232 | }; |
| 233 | vdd1_1v8_lp4: ina226@48 { /* u100 */ |
| 234 | compatible = "ti,ina226"; |
Michal Simek | eaf96b1 | 2019-08-26 11:09:54 +0200 | [diff] [blame^] | 235 | #io-channel-cells = <1>; |
Michal Simek | 64eb13b | 2019-04-12 12:19:22 +0200 | [diff] [blame] | 236 | reg = <0x48>; |
| 237 | shunt-resistor = <5000>; |
| 238 | }; |
| 239 | vcc0v6_lp4: ina226@49 { /* u101 */ |
| 240 | compatible = "ti,ina226"; |
Michal Simek | eaf96b1 | 2019-08-26 11:09:54 +0200 | [diff] [blame^] | 241 | #io-channel-cells = <1>; |
Michal Simek | 64eb13b | 2019-04-12 12:19:22 +0200 | [diff] [blame] | 242 | reg = <0x49>; |
| 243 | shunt-resistor = <5000>; |
| 244 | }; |
| 245 | }; |
| 246 | i2c@2 { /* PMBUS1 */ |
| 247 | #address-cells = <1>; |
| 248 | #size-cells = <0>; |
| 249 | reg = <2>; |
| 250 | reg_vccint: tps53681@c0 { /* u69 */ |
Nishant Mittal | ebb28f2 | 2019-07-24 14:58:52 +0530 | [diff] [blame] | 251 | compatible = "ti,tps53681", "ti,tps53679"; |
Michal Simek | 64eb13b | 2019-04-12 12:19:22 +0200 | [diff] [blame] | 252 | reg = <0xc0>; |
| 253 | }; |
| 254 | reg_vcc_pmc: tps544@7 { /* u80 */ |
| 255 | compatible = "ti,tps544b25"; |
| 256 | reg = <0x7>; |
| 257 | }; |
| 258 | reg_vcc_ram: tps544@8 { /* u82 */ |
| 259 | compatible = "ti,tps544b25"; |
| 260 | reg = <0x8>; |
| 261 | }; |
| 262 | reg_vcc_pslp: tps544@9 { /* u83 */ |
| 263 | compatible = "ti,tps544b25"; |
| 264 | reg = <0x9>; |
| 265 | }; |
| 266 | reg_vcc_psfp: tps544@a { /* u84 */ |
| 267 | compatible = "ti,tps544b25"; |
| 268 | reg = <0xa>; |
| 269 | }; |
| 270 | reg_vccaux: tps544@d { /* u85 */ |
| 271 | compatible = "ti,tps544b25"; |
| 272 | reg = <0xd>; |
| 273 | }; |
| 274 | reg_vccaux_pmc: tps544@e { /* u87 */ |
| 275 | compatible = "ti,tps544b25"; |
| 276 | reg = <0xe>; |
| 277 | }; |
| 278 | reg_vcco_500: tps544@f { /* u88 */ |
| 279 | compatible = "ti,tps544b25"; |
| 280 | reg = <0xf>; |
| 281 | }; |
| 282 | reg_vcco_501: tps544@10 { /* u89 */ |
| 283 | compatible = "ti,tps544b25"; |
| 284 | reg = <0x10>; |
| 285 | }; |
| 286 | reg_vcco_502: tps544@11 { /* u90 */ |
| 287 | compatible = "ti,tps544b25"; |
| 288 | reg = <0x11>; |
| 289 | }; |
| 290 | reg_vcco_503: tps544@12 { /* u91 */ |
| 291 | compatible = "ti,tps544b25"; |
| 292 | reg = <0x12>; |
| 293 | }; |
| 294 | }; |
| 295 | i2c@3 { /* MEM PMBUS - FIXME bug in schematics */ |
| 296 | #address-cells = <1>; |
| 297 | #size-cells = <0>; |
| 298 | /* reg = <3>; */ |
| 299 | }; |
| 300 | i2c@4 { /* LP_I2C_SM */ |
| 301 | #address-cells = <1>; |
| 302 | #size-cells = <0>; |
| 303 | reg = <4>; |
| 304 | /* connected to U20G */ |
| 305 | }; |
| 306 | /* 5-7 unused */ |
| 307 | }; |
| 308 | }; |
| 309 | |
| 310 | /* TODO sysctrl via J239 */ |
| 311 | /* TODO samtec J212G/H via J242 */ |
| 312 | /* TODO teensy via U30 PCA9543A bus 1 */ |
| 313 | &i2c1 { /* i2c1 MIO 36-37 */ |
| 314 | status = "okay"; |
| 315 | clock-frequency = <400000>; |
| 316 | |
| 317 | /* Must be enabled via J242 */ |
| 318 | eeprom_versal: eeprom@51 { /* x-prc-01-revA u116, x-prc-02-revA u12 */ |
| 319 | compatible = "atmel,24c02"; |
| 320 | reg = <0x51>; |
| 321 | }; |
| 322 | |
| 323 | i2c-mux@74 { /* u35 */ |
| 324 | compatible = "nxp,pca9548"; |
| 325 | #address-cells = <1>; |
| 326 | #size-cells = <0>; |
| 327 | reg = <0x74>; |
| 328 | /* FIXME reset connected to SYSCTRL_IIC_MUX1_RESET */ |
| 329 | dc_i2c: i2c@0 { /* DC_I2C */ |
| 330 | #address-cells = <1>; |
| 331 | #size-cells = <0>; |
| 332 | reg = <0>; |
| 333 | /* Use for storing information about SC board */ |
| 334 | eeprom: eeprom@54 { /* u51 - m24128 16kB FIXME addr */ |
| 335 | compatible = "atmel,24c08"; |
| 336 | reg = <0x54>; |
| 337 | }; |
| 338 | si570_ref_clk: clock-generator@5d { /* u26 */ |
| 339 | #clock-cells = <0>; |
| 340 | compatible = "silabs,si570"; |
| 341 | reg = <0x5d>; /* FIXME addr */ |
| 342 | temperature-stability = <50>; |
| 343 | factory-fout = <156250000>; /* FIXME every chip can be different */ |
| 344 | clock-frequency = <33333333>; |
| 345 | clock-output-names = "REF_CLK"; /* FIXME */ |
| 346 | }; |
| 347 | /* Connection via Samtec U20D */ |
| 348 | /* Use for storing information about X-PRC card */ |
| 349 | x_prc_eeprom: eeprom@52 { /* x-prc-01-revA u120, x-prc-02-revA u16 */ |
| 350 | compatible = "atmel,24c02"; |
| 351 | reg = <0x52>; |
| 352 | }; |
| 353 | |
| 354 | /* Use for setting up certain features on X-PRC card */ |
| 355 | x_prc_tca9534: gpio@22 { /* x-prc-01-revA u121, x-prc-02-revA u17 */ |
| 356 | compatible = "nxp,pca9534"; |
| 357 | reg = <0x22>; |
| 358 | gpio-controller; /* IRQ not connected */ |
| 359 | #gpio-cells = <2>; |
| 360 | gpio-line-names = "sw4_1", "sw4_2", "sw4_3", "sw4_4", |
| 361 | "", "", "", ""; |
| 362 | gtr_sel0 { |
| 363 | gpio-hog; |
| 364 | gpios = <0 0>; |
| 365 | input; /* FIXME add meaning */ |
| 366 | line-name = "sw4_1"; |
| 367 | }; |
| 368 | gtr_sel1 { |
| 369 | gpio-hog; |
| 370 | gpios = <1 0>; |
| 371 | input; /* FIXME add meaning */ |
| 372 | line-name = "sw4_2"; |
| 373 | }; |
| 374 | gtr_sel2 { |
| 375 | gpio-hog; |
| 376 | gpios = <2 0>; |
| 377 | input; /* FIXME add meaning */ |
| 378 | line-name = "sw4_3"; |
| 379 | }; |
| 380 | gtr_sel3 { |
| 381 | gpio-hog; |
| 382 | gpios = <3 0>; |
| 383 | input; /* FIXME add meaning */ |
| 384 | line-name = "sw4_4"; |
| 385 | }; |
| 386 | }; |
| 387 | }; |
| 388 | i2c@1 { /* UTIL_PMBUS - FIXME incorrect schematics */ |
| 389 | #address-cells = <1>; |
| 390 | #size-cells = <0>; |
| 391 | /* reg = <1>; */ |
| 392 | }; |
| 393 | i2c@2 { /* C0_LP4 */ |
| 394 | #address-cells = <1>; |
| 395 | #size-cells = <0>; |
| 396 | reg = <2>; |
| 397 | si570_c0_lp4: clock-generator@5d { /* u10 */ |
| 398 | #clock-cells = <0>; |
| 399 | compatible = "silabs,si570"; |
| 400 | reg = <0x5d>; /* FIXME addr */ |
| 401 | temperature-stability = <50>; |
| 402 | factory-fout = <30000000>; |
| 403 | clock-frequency = <30000000>; |
| 404 | clock-output-names = "C0_LP4_SI570_CLK"; |
| 405 | }; |
| 406 | }; |
| 407 | i2c@3 { /* C1_LP4 */ |
| 408 | #address-cells = <1>; |
| 409 | #size-cells = <0>; |
| 410 | reg = <3>; |
| 411 | si570_c1_lp4: clock-generator@5d { /* u10 */ |
| 412 | #clock-cells = <0>; |
| 413 | compatible = "silabs,si570"; |
| 414 | reg = <0x5d>; /* FIXME addr */ |
| 415 | temperature-stability = <50>; |
| 416 | factory-fout = <30000000>; |
| 417 | clock-frequency = <30000000>; |
| 418 | clock-output-names = "C1_LP4_SI570_CLK"; |
| 419 | }; |
| 420 | }; |
| 421 | i2c@4 { /* C2_LP4 */ |
| 422 | #address-cells = <1>; |
| 423 | #size-cells = <0>; |
| 424 | reg = <4>; |
| 425 | si570_c2_lp4: clock-generator@5d { /* u10 */ |
| 426 | #clock-cells = <0>; |
| 427 | compatible = "silabs,si570"; |
| 428 | reg = <0x5d>; /* FIXME addr */ |
| 429 | temperature-stability = <50>; |
| 430 | factory-fout = <30000000>; |
| 431 | clock-frequency = <30000000>; |
| 432 | clock-output-names = "C2_LP4_SI570_CLK"; |
| 433 | }; |
| 434 | }; |
| 435 | i2c@5 { /* C3_LP4 */ |
| 436 | #address-cells = <1>; |
| 437 | #size-cells = <0>; |
| 438 | reg = <5>; |
| 439 | si570_c3_lp4: clock-generator@5d { /* u15 */ |
| 440 | #clock-cells = <0>; |
| 441 | compatible = "silabs,si570"; |
| 442 | reg = <0x5d>; /* FIXME addr */ |
| 443 | temperature-stability = <50>; |
| 444 | factory-fout = <30000000>; |
| 445 | clock-frequency = <30000000>; |
| 446 | clock-output-names = "C3_LP4_SI570_CLK"; |
| 447 | }; |
| 448 | }; |
| 449 | i2c@6 { /* HSDP_SI570 */ |
| 450 | #address-cells = <1>; |
| 451 | #size-cells = <0>; |
| 452 | reg = <6>; |
| 453 | si570_hsdp: clock-generator@5d { /* u19 */ |
| 454 | #clock-cells = <0>; |
| 455 | compatible = "silabs,si570"; |
| 456 | reg = <0x5d>; /* FIXME addr */ |
| 457 | temperature-stability = <50>; |
| 458 | factory-fout = <156250000>; /* FIXME every chip can be different - 10MHZ_TO_810MHZ */ |
| 459 | clock-frequency = <33333333>; |
| 460 | clock-output-names = "HSDP_SI570"; |
| 461 | }; |
| 462 | }; |
| 463 | }; |
| 464 | }; |
| 465 | |
| 466 | &usb0 { |
| 467 | status = "okay"; |
| 468 | xlnx,usb-polarity = <0>; |
| 469 | xlnx,usb-reset-mode = <0>; |
| 470 | }; |
| 471 | |
| 472 | &dwc3_0 { |
| 473 | status = "okay"; |
| 474 | dr_mode = "host"; |
| 475 | /* dr_mode = "peripheral"; */ |
| 476 | maximum-speed = "high-speed"; |
| 477 | }; |
| 478 | |
| 479 | &usb1 { |
| 480 | status = "disabled"; /* not at mem board */ |
| 481 | xlnx,usb-polarity = <0>; |
| 482 | xlnx,usb-reset-mode = <0>; |
| 483 | }; |
| 484 | |
| 485 | &dwc3_1 { |
| 486 | /delete-property/ phy-names ; |
| 487 | /delete-property/ phys ; |
| 488 | maximum-speed = "high-speed"; |
| 489 | snps,dis_u2_susphy_quirk ; |
| 490 | snps,dis_u3_susphy_quirk ; |
| 491 | status = "disabled"; |
| 492 | }; |