blob: ea79bd2e0b75067a645609976459a0bd3c0b7800 [file] [log] [blame]
Anton Vorontsovfab6f552008-01-09 20:57:47 +03001/*
2 * Copyright (C) 2006 Freescale Semiconductor, Inc.
3 * Dave Liu <daveliu@freescale.com>
4 *
5 * Copyright (C) 2007 Logic Product Development, Inc.
6 * Peter Barada <peterb@logicpd.com>
7 *
8 * Copyright (C) 2007 MontaVista Software, Inc.
9 * Anton Vorontsov <avorontsov@ru.mvista.com>
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 */
16
17#ifndef __CONFIG_H
18#define __CONFIG_H
19
Anton Vorontsovfab6f552008-01-09 20:57:47 +030020/*
21 * High Level Configuration Options
22 */
23#define CONFIG_E300 1 /* E300 family */
24#define CONFIG_QE 1 /* Has QE */
25#define CONFIG_MPC83XX 1 /* MPC83XX family */
26#define CONFIG_MPC8360 1 /* MPC8360 CPU specific */
27#define CONFIG_MPC8360ERDK 1 /* MPC8360ERDK board specific */
28
29/*
30 * System Clock Setup
31 */
32#ifdef CONFIG_CLKIN_33MHZ
33#define CONFIG_83XX_CLKIN 33000000
34#define CONFIG_SYS_CLK_FREQ 33000000
35#define PCI_33M 1
36#define HRCWL_CSB_TO_CLKIN_MPC8360ERDK HRCWL_CSB_TO_CLKIN_10X1
37#else
38#define CONFIG_83XX_CLKIN 66000000
39#define CONFIG_SYS_CLK_FREQ 66000000
40#define PCI_66M 1
41#define HRCWL_CSB_TO_CLKIN_MPC8360ERDK HRCWL_CSB_TO_CLKIN_5X1
42#endif /* CONFIG_CLKIN_33MHZ */
43
44/*
45 * Hardware Reset Configuration Word
46 */
47#define CFG_HRCW_LOW (\
48 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
49 HRCWL_DDR_TO_SCB_CLK_1X1 |\
50 HRCWL_CSB_TO_CLKIN_MPC8360ERDK |\
51 HRCWL_CORE_TO_CSB_2X1 |\
52 HRCWL_CE_TO_PLL_1X15)
53
54#define CFG_HRCW_HIGH (\
55 HRCWH_PCI_HOST |\
56 HRCWH_PCI1_ARBITER_ENABLE |\
57 HRCWH_PCICKDRV_ENABLE |\
58 HRCWH_CORE_ENABLE |\
59 HRCWH_FROM_0X00000100 |\
60 HRCWH_BOOTSEQ_DISABLE |\
61 HRCWH_SW_WATCHDOG_DISABLE |\
62 HRCWH_ROM_LOC_LOCAL_16BIT |\
63 HRCWH_SECONDARY_DDR_DISABLE |\
64 HRCWH_BIG_ENDIAN |\
65 HRCWH_LALE_EARLY)
66
67/*
68 * System IO Config
69 */
70#define CFG_SICRH 0x00000000
71#define CFG_SICRL 0x40000000
72
73#define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
74#define CONFIG_BOARD_EARLY_INIT_R
75
76/*
77 * IMMR new address
78 */
79#define CFG_IMMR 0xE0000000
80
81/*
82 * DDR Setup
83 */
84#define CFG_DDR_BASE 0x00000000 /* DDR is system memory */
85#define CFG_SDRAM_BASE CFG_DDR_BASE
86#define CFG_DDR_SDRAM_BASE CFG_DDR_BASE
87#define CFG_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
88 DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
89
90#define CFG_83XX_DDR_USES_CS0
91
Anton Vorontsovd892b2d2008-03-24 20:46:57 +030092#define CONFIG_DDR_ECC /* support DDR ECC function */
93#define CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
Anton Vorontsovfab6f552008-01-09 20:57:47 +030094
95/*
96 * DDRCDR - DDR Control Driver Register
97 */
98#define CFG_DDRCDR_VALUE 0x80080001
99
100#undef CONFIG_SPD_EEPROM /* Do not use SPD EEPROM for DDR setup */
101
102/*
103 * Manually set up DDR parameters
104 */
105#define CONFIG_DDR_II
106#define CFG_DDR_SIZE 256 /* MB */
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300107#define CFG_DDR_CS0_BNDS 0x0000000f
108#define CFG_DDR_CS0_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | \
Anton Vorontsovd892b2d2008-03-24 20:46:57 +0300109 CSCONFIG_COL_BIT_10 | CSCONFIG_ODT_WR_ACS)
110#define CFG_DDR_SDRAM_CFG (SDRAM_CFG_SDRAM_TYPE_DDR2 | SDRAM_CFG_ECC_EN)
111#define CFG_DDR_SDRAM_CFG2 0x00001000
112#define CFG_DDR_CLK_CNTL (DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
113#define CFG_DDR_INTERVAL ((256 << SDRAM_INTERVAL_BSTOPRE_SHIFT) | \
114 (1115 << SDRAM_INTERVAL_REFINT_SHIFT))
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300115#define CFG_DDR_MODE 0x47800432
116#define CFG_DDR_MODE2 0x8000c000
Anton Vorontsovd892b2d2008-03-24 20:46:57 +0300117
118#define CFG_DDR_TIMING_0 ((2 << TIMING_CFG0_MRS_CYC_SHIFT) | \
119 (9 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) | \
120 (3 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) | \
121 (3 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) | \
122 (0 << TIMING_CFG0_WWT_SHIFT) | \
123 (0 << TIMING_CFG0_RRT_SHIFT) | \
124 (0 << TIMING_CFG0_WRT_SHIFT) | \
125 (0 << TIMING_CFG0_RWT_SHIFT))
126
127#define CFG_DDR_TIMING_1 (( TIMING_CFG1_CASLAT_30) | \
128 ( 2 << TIMING_CFG1_WRTORD_SHIFT) | \
129 ( 2 << TIMING_CFG1_ACTTOACT_SHIFT) | \
130 ( 3 << TIMING_CFG1_WRREC_SHIFT) | \
131 (10 << TIMING_CFG1_REFREC_SHIFT) | \
132 ( 3 << TIMING_CFG1_ACTTORW_SHIFT) | \
133 ( 8 << TIMING_CFG1_ACTTOPRE_SHIFT) | \
134 ( 3 << TIMING_CFG1_PRETOACT_SHIFT))
135
136#define CFG_DDR_TIMING_2 ((9 << TIMING_CFG2_FOUR_ACT_SHIFT) | \
137 (4 << TIMING_CFG2_CKE_PLS_SHIFT) | \
138 (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) | \
139 (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) | \
140 (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) | \
141 (0 << TIMING_CFG2_ADD_LAT_SHIFT) | \
142 (0 << TIMING_CFG2_CPO_SHIFT))
143
144#define CFG_DDR_TIMING_3 0x00000000
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300145
146/*
147 * Memory test
148 */
149#undef CFG_DRAM_TEST /* memory test, takes time */
150#define CFG_MEMTEST_START 0x00000000 /* memtest region */
151#define CFG_MEMTEST_END 0x00100000
152
153/*
154 * The reserved memory
155 */
156#define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
157#define CFG_FLASH_BASE 0xFF800000 /* FLASH base address */
158
159#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
160#define CFG_RAMBOOT
161#else
162#undef CFG_RAMBOOT
163#endif
164
165#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
166#define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
167
168/*
169 * Initial RAM Base Address Setup
170 */
171#define CFG_INIT_RAM_LOCK 1
172#define CFG_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
173#define CFG_INIT_RAM_END 0x1000 /* End of used area in RAM */
174#define CFG_GBL_DATA_SIZE 0x100 /* num bytes initial data */
175#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
176
177/*
178 * Local Bus Configuration & Clock Setup
179 */
180#define CFG_LCRR (LCRR_DBYP | LCRR_CLKDIV_4)
181#define CFG_LBC_LBCR 0x00000000
182
183/*
184 * FLASH on the Local Bus
185 */
186#define CFG_FLASH_CFI /* use the Common Flash Interface */
187#define CFG_FLASH_CFI_DRIVER /* use the CFI driver */
188#define CFG_FLASH_SIZE 8 /* max FLASH size is 32M */
189#define CFG_FLASH_PROTECTION 1 /* Use intel Flash protection. */
190
191#define CFG_LBLAWBAR0_PRELIM CFG_FLASH_BASE /* Window base at flash base */
192#define CFG_LBLAWAR0_PRELIM 0x80000018 /* 32MB window size */
193
194#define CFG_BR0_PRELIM (CFG_FLASH_BASE | /* Flash Base address */ \
195 (2 << BR_PS_SHIFT) | /* 16 bit port size */ \
196 BR_V) /* valid */
197#define CFG_OR0_PRELIM ((~(CFG_FLASH_SIZE - 1) << 20) | OR_UPM_XAM | \
198 OR_GPCM_CSNT | OR_GPCM_ACS_0b11 | \
199 OR_GPCM_XACS | OR_GPCM_SCY_15 | \
200 OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
201
202#define CFG_MAX_FLASH_BANKS 1 /* number of banks */
203#define CFG_MAX_FLASH_SECT 256 /* max sectors per device */
204
205#undef CFG_FLASH_CHECKSUM
206
207/*
208 * NAND flash on the local bus
209 */
210#define CFG_NAND_BASE 0x60000000
Anton Vorontsov7ad95942008-03-24 20:46:51 +0300211#define CONFIG_CMD_NAND 1
212#define CONFIG_NAND_FSL_UPM 1
213#define CFG_MAX_NAND_DEVICE 1
214#define NAND_MAX_CHIPS 1
215#define CONFIG_MTD_NAND_VERIFY_WRITE
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300216
217#define CFG_LBLAWBAR1_PRELIM CFG_NAND_BASE
218#define CFG_LBLAWAR1_PRELIM 0x8000001b /* Access window size 4K */
219
220/* Port size 8 bit, UPMA */
221#define CFG_BR1_PRELIM (CFG_NAND_BASE | 0x00000881)
222#define CFG_OR1_PRELIM 0xfc000001
223
224/*
225 * Fujitsu MB86277 (MINT) graphics controller
226 */
227#define CFG_VIDEO_BASE 0x70000000
228
229#define CFG_LBLAWBAR2_PRELIM CFG_VIDEO_BASE
230#define CFG_LBLAWAR2_PRELIM 0x80000019 /* Access window size 64MB */
231
232/* Port size 32 bit, UPMB */
233#define CFG_BR2_PRELIM (CFG_VIDEO_BASE | 0x000018a1) /* PS=11, UPMB */
234#define CFG_OR2_PRELIM 0xfc000001 /* (64MB, EAD=1) */
235
236/*
237 * Serial Port
238 */
239#define CONFIG_CONS_INDEX 1
240#undef CONFIG_SERIAL_SOFTWARE_FIFO
241#define CFG_NS16550
242#define CFG_NS16550_SERIAL
243#define CFG_NS16550_REG_SIZE 1
244#define CFG_NS16550_CLK get_bus_freq(0)
245
246#define CFG_BAUDRATE_TABLE \
247 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200,}
248
249#define CFG_NS16550_COM1 (CFG_IMMR+0x4500)
250#define CFG_NS16550_COM2 (CFG_IMMR+0x4600)
251
252#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
253/* Use the HUSH parser */
254#define CFG_HUSH_PARSER
255#ifdef CFG_HUSH_PARSER
256#define CFG_PROMPT_HUSH_PS2 "> "
257#endif
258
259/* Pass open firmware flat tree */
260#define CONFIG_OF_LIBFDT 1
261#define CONFIG_OF_BOARD_SETUP 1
262
263/* I2C */
264#define CONFIG_HARD_I2C /* I2C with hardware support */
265#undef CONFIG_SOFT_I2C /* I2C bit-banged */
266#define CONFIG_FSL_I2C
267#define CONFIG_I2C_MULTI_BUS
268#define CONFIG_I2C_CMD_TREE
269#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
270#define CFG_I2C_SLAVE 0x7F
Wolfgang Denk2b2f43e2008-01-13 02:19:44 +0100271#define CFG_I2C_NOPROBES {{0x52}} /* Don't probe these addrs */
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300272#define CFG_I2C_OFFSET 0x3000
273#define CFG_I2C2_OFFSET 0x3100
274
275/*
276 * General PCI
277 * Addresses are mapped 1-1.
278 */
279#define CONFIG_PCI
280#define CONFIG_83XX_GENERIC_PCI 1
281
282#define CFG_PCI1_MEM_BASE 0x80000000
283#define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
284#define CFG_PCI1_MEM_SIZE 0x10000000 /* 256M */
285#define CFG_PCI1_MMIO_BASE 0x90000000
286#define CFG_PCI1_MMIO_PHYS CFG_PCI1_MMIO_BASE
287#define CFG_PCI1_MMIO_SIZE 0x10000000 /* 256M */
288#define CFG_PCI1_IO_BASE 0xE0300000
289#define CFG_PCI1_IO_PHYS 0xE0300000
290#define CFG_PCI1_IO_SIZE 0x100000 /* 1M */
291
292#ifdef CONFIG_PCI
293
294#define CONFIG_NET_MULTI
295#define CONFIG_PCI_PNP /* do pci plug-and-play */
296
297#undef CONFIG_EEPRO100
298#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
299#define CFG_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
300
301#endif /* CONFIG_PCI */
302
303
304#ifndef CONFIG_NET_MULTI
305#define CONFIG_NET_MULTI 1
306#endif
307
308/*
309 * QE UEC ethernet configuration
310 */
311#define CONFIG_UEC_ETH
Kim Phillips711a7942008-01-15 14:05:14 -0600312#define CONFIG_ETHPRIME "FSL UEC0"
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300313
314#define CONFIG_UEC_ETH1 /* GETH1 */
315
316#ifdef CONFIG_UEC_ETH1
317#define CFG_UEC1_UCC_NUM 0 /* UCC1 */
318#define CFG_UEC1_RX_CLK QE_CLK_NONE
319#define CFG_UEC1_TX_CLK QE_CLK9
320#define CFG_UEC1_ETH_TYPE GIGA_ETH
321#define CFG_UEC1_PHY_ADDR 2
Anton Vorontsov9a3e8322008-03-24 20:46:46 +0300322#define CFG_UEC1_INTERFACE_MODE ENET_1000_RGMII_RXID
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300323#endif
324
325#define CONFIG_UEC_ETH2 /* GETH2 */
326
327#ifdef CONFIG_UEC_ETH2
328#define CFG_UEC2_UCC_NUM 1 /* UCC2 */
329#define CFG_UEC2_RX_CLK QE_CLK_NONE
330#define CFG_UEC2_TX_CLK QE_CLK4
331#define CFG_UEC2_ETH_TYPE GIGA_ETH
332#define CFG_UEC2_PHY_ADDR 4
Anton Vorontsov9a3e8322008-03-24 20:46:46 +0300333#define CFG_UEC2_INTERFACE_MODE ENET_1000_RGMII_RXID
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300334#endif
335
336/*
337 * Environment
338 */
339
340#ifndef CFG_RAMBOOT
341#define CFG_ENV_IS_IN_FLASH 1
342#define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
343#define CFG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
344#define CFG_ENV_SIZE 0x20000
345#else /* CFG_RAMBOOT */
346#define CFG_NO_FLASH 1 /* Flash is not usable now */
347#define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
348#define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
349#define CFG_ENV_SIZE 0x2000
350#endif /* CFG_RAMBOOT */
351
352#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
353#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
354
355/*
356 * BOOTP options
357 */
358#define CONFIG_BOOTP_BOOTFILESIZE
359#define CONFIG_BOOTP_BOOTPATH
360#define CONFIG_BOOTP_GATEWAY
361#define CONFIG_BOOTP_HOSTNAME
362
363
364/*
365 * Command line configuration.
366 */
367#include <config_cmd_default.h>
368
369#define CONFIG_CMD_PING
370#define CONFIG_CMD_I2C
371#define CONFIG_CMD_ASKENV
372
373#if defined(CONFIG_PCI)
374#define CONFIG_CMD_PCI
375#endif
376
377#if defined(CFG_RAMBOOT)
378#undef CONFIG_CMD_ENV
379#undef CONFIG_CMD_LOADS
380#endif
381
382#undef CONFIG_WATCHDOG /* watchdog disabled */
383
384/*
385 * Miscellaneous configurable options
386 */
387#define CFG_LONGHELP /* undef to save memory */
388#define CFG_LOAD_ADDR 0x2000000 /* default load address */
389#define CFG_PROMPT "=> " /* Monitor Command Prompt */
390
391#if defined(CONFIG_CMD_KGDB)
392 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
393#else
394 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
395#endif
396
397#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
398#define CFG_MAXARGS 16 /* max number of command args */
399#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
400#define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
401
402/*
403 * For booting Linux, the board info and command line data
404 * have to be in the first 8 MB of memory, since this is
405 * the maximum mapped by the Linux kernel during initialization.
406 */
407#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
408
409/*
410 * Core HID Setup
411 */
412#define CFG_HID0_INIT 0x000000000
413#define CFG_HID0_FINAL HID0_ENABLE_MACHINE_CHECK
414#define CFG_HID2 HID2_HBE
415
416/*
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300417 * MMU Setup
418 */
419
420/* DDR: cache cacheable */
421#define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
422#define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
423#define CFG_DBAT0L CFG_IBAT0L
424#define CFG_DBAT0U CFG_IBAT0U
425
426/* IMMRBAR & PCI IO: cache-inhibit and guarded */
427#define CFG_IBAT1L (CFG_IMMR | BATL_PP_10 | \
428 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
429#define CFG_IBAT1U (CFG_IMMR | BATU_BL_4M | BATU_VS | BATU_VP)
430#define CFG_DBAT1L CFG_IBAT1L
431#define CFG_DBAT1U CFG_IBAT1U
432
433/* NAND: cache-inhibit and guarded */
434#define CFG_IBAT2L (CFG_NAND_BASE | BATL_PP_10 | BATL_CACHEINHIBIT |\
435 BATL_GUARDEDSTORAGE)
436#define CFG_IBAT2U (CFG_NAND_BASE | BATU_BL_64M | BATU_VS | BATU_VP)
437#define CFG_DBAT2L CFG_IBAT2L
438#define CFG_DBAT2U CFG_IBAT2U
439
440/* FLASH: icache cacheable, but dcache-inhibit and guarded */
441#define CFG_IBAT3L (CFG_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
442#define CFG_IBAT3U (CFG_FLASH_BASE | BATU_BL_32M | BATU_VS | BATU_VP)
443#define CFG_DBAT3L (CFG_FLASH_BASE | BATL_PP_10 | \
444 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
445#define CFG_DBAT3U CFG_IBAT3U
446
447/* Stack in dcache: cacheable, no memory coherence */
448#define CFG_IBAT4L (CFG_INIT_RAM_ADDR | BATL_PP_10)
449#define CFG_IBAT4U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
450#define CFG_DBAT4L CFG_IBAT4L
451#define CFG_DBAT4U CFG_IBAT4U
452
453#define CFG_IBAT5L (CFG_VIDEO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | \
454 BATL_GUARDEDSTORAGE)
455#define CFG_IBAT5U (CFG_VIDEO_BASE | BATU_BL_64M | BATU_VS | BATU_VP)
456#define CFG_DBAT5L CFG_IBAT5L
457#define CFG_DBAT5U CFG_IBAT5U
458
459#ifdef CONFIG_PCI
460/* PCI MEM space: cacheable */
461#define CFG_IBAT6L (CFG_PCI1_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE)
462#define CFG_IBAT6U (CFG_PCI1_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
463#define CFG_DBAT6L CFG_IBAT6L
464#define CFG_DBAT6U CFG_IBAT6U
465/* PCI MMIO space: cache-inhibit and guarded */
466#define CFG_IBAT7L (CFG_PCI1_MMIO_PHYS | BATL_PP_10 | \
467 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
468#define CFG_IBAT7U (CFG_PCI1_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
469#define CFG_DBAT7L CFG_IBAT7L
470#define CFG_DBAT7U CFG_IBAT7U
471#else /* CONFIG_PCI */
472#define CFG_IBAT6L (0)
473#define CFG_IBAT6U (0)
474#define CFG_IBAT7L (0)
475#define CFG_IBAT7U (0)
476#define CFG_DBAT6L CFG_IBAT6L
477#define CFG_DBAT6U CFG_IBAT6U
478#define CFG_DBAT7L CFG_IBAT7L
479#define CFG_DBAT7U CFG_IBAT7U
480#endif /* CONFIG_PCI */
481
482/*
483 * Internal Definitions
484 *
485 * Boot Flags
486 */
487#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
488#define BOOTFLAG_WARM 0x02 /* Software reboot */
489
490#if defined(CONFIG_CMD_KGDB)
491#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
492#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
493#endif
494
495/*
496 * Environment Configuration
497 */
498#define CONFIG_ENV_OVERWRITE
499
500#if defined(CONFIG_UEC_ETH)
501#define CONFIG_HAS_ETH0
502#define CONFIG_HAS_ETH1
503#define CONFIG_HAS_ETH2
504#define CONFIG_HAS_ETH3
505#define CONFIG_ETHADDR 00:04:9f:ef:01:01
506#define CONFIG_ETH1ADDR 00:04:9f:ef:01:02
507#define CONFIG_ETH2ADDR 00:04:9f:ef:01:03
508#define CONFIG_ETH3ADDR 00:04:9f:ef:01:04
509#endif
510
511#define CONFIG_BAUDRATE 115200
512
513#define CONFIG_LOADADDR a00000
514#define CONFIG_HOSTNAME mpc8360erdk
515#define CONFIG_BOOTFILE uImage
516
517#define CONFIG_IPADDR 10.0.0.99
518#define CONFIG_SERVERIP 10.0.0.2
519#define CONFIG_GATEWAYIP 10.0.0.2
520#define CONFIG_NETMASK 255.255.255.0
521#define CONFIG_ROOTPATH /nfsroot/
522
523#define CONFIG_BOOTDELAY 2 /* -1 disables auto-boot */
524#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
525
526#define CONFIG_EXTRA_ENV_SETTINGS \
527 "netdev=eth0\0"\
528 "consoledev=ttyS0\0"\
529 "loadaddr=a00000\0"\
530 "fdtaddr=900000\0"\
531 "bootfile=uImage\0"\
532 "fdtfile=dtb\0"\
533 "fsfile=fs\0"\
534 "ubootfile=u-boot.bin\0"\
Anton Vorontsov7ad95942008-03-24 20:46:51 +0300535 "mtdparts=mtdparts=60000000.nand-flash:4096k(kernel),128k(dtb),-(rootfs)\0"\
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300536 "setbootargs=setenv bootargs console=$consoledev,$baudrate "\
537 "$mtdparts panic=1\0"\
538 "adddhcpargs=setenv bootargs $bootargs ip=on\0"\
539 "addnfsargs=setenv bootargs $bootargs ip=$ipaddr:$serverip:"\
540 "$gatewayip:$netmask:$hostname:$netdev:off "\
541 "root=/dev/nfs rw nfsroot=$serverip:$rootpath\0"\
Anton Vorontsov7ad95942008-03-24 20:46:51 +0300542 "addnandargs=setenv bootargs $bootargs root=/dev/mtdblock3 "\
543 "rootfstype=jffs2 rw\0"\
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300544 "tftp_get_uboot=tftp 100000 $ubootfile\0"\
545 "tftp_get_kernel=tftp $loadaddr $bootfile\0"\
546 "tftp_get_dtb=tftp $fdtaddr $fdtfile\0"\
547 "tftp_get_fs=tftp c00000 $fsfile\0"\
Anton Vorontsov7ad95942008-03-24 20:46:51 +0300548 "nand_erase_kernel=nand erase 0 400000\0"\
549 "nand_erase_dtb=nand erase 400000 20000\0"\
550 "nand_erase_fs=nand erase 420000 3be0000\0"\
551 "nand_write_kernel=nand write.jffs2 $loadaddr 0 400000\0"\
552 "nand_write_dtb=nand write.jffs2 $fdtaddr 400000 20000\0"\
553 "nand_write_fs=nand write.jffs2 c00000 420000 $filesize\0"\
554 "nand_read_kernel=nand read.jffs2 $loadaddr 0 400000\0"\
555 "nand_read_dtb=nand read.jffs2 $fdtaddr 400000 20000\0"\
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300556 "nor_reflash=protect off ff800000 ff87ffff ; erase ff800000 ff87ffff ; "\
557 "cp.b 100000 ff800000 $filesize\0"\
Anton Vorontsov7ad95942008-03-24 20:46:51 +0300558 "nand_reflash_kernel=run tftp_get_kernel nand_erase_kernel "\
559 "nand_write_kernel\0"\
560 "nand_reflash_dtb=run tftp_get_dtb nand_erase_dtb nand_write_dtb\0"\
561 "nand_reflash_fs=run tftp_get_fs nand_erase_fs nand_write_fs\0"\
562 "nand_reflash=run nand_reflash_kernel nand_reflash_dtb "\
563 "nand_reflash_fs\0"\
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300564 "boot_m=bootm $loadaddr - $fdtaddr\0"\
565 "dhcpboot=run setbootargs adddhcpargs tftp_get_kernel tftp_get_dtb "\
566 "boot_m\0"\
567 "nfsboot=run setbootargs addnfsargs tftp_get_kernel tftp_get_dtb "\
568 "boot_m\0"\
Anton Vorontsov7ad95942008-03-24 20:46:51 +0300569 "nandboot=run setbootargs addnandargs nand_read_kernel nand_read_dtb "\
570 "boot_m\0"\
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300571 ""
572
573#define CONFIG_BOOTCOMMAND "run dhcpboot"
574
575#endif /* __CONFIG_H */