wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 1 | /* |
Wolfgang Denk | cd0402a | 2010-11-20 15:07:45 +0100 | [diff] [blame] | 2 | * (C) Copyright 2003-2010 |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 3 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 4 | * |
Wolfgang Denk | 1a45966 | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 5 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | /* |
| 9 | * board/config.h - configuration options, board specific |
| 10 | * changes for 16M board |
| 11 | */ |
| 12 | |
| 13 | #ifndef __CONFIG_H |
| 14 | #define __CONFIG_H |
| 15 | |
| 16 | /* |
| 17 | * High Level Configuration Options |
| 18 | * (easy to change) |
| 19 | */ |
| 20 | |
| 21 | #undef CONFIG_MPC860 |
| 22 | #define CONFIG_MPC850 1 /* This is a MPC850 CPU */ |
| 23 | #define CONFIG_RPXLITE 1 /* QUANTUM is the RPXlite clone */ |
| 24 | #define CONFIG_RMU 1 /* The QUNATUM is based on our RMU */ |
| 25 | |
Wolfgang Denk | 2ae1824 | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 26 | #define CONFIG_SYS_TEXT_BASE 0xfff00000 |
| 27 | |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 28 | #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */ |
| 29 | #undef CONFIG_8xx_CONS_SMC2 |
| 30 | #undef CONFIG_8xx_CONS_NONE |
| 31 | #define CONFIG_BAUDRATE 9600 /* console baudrate = 9600bps */ |
| 32 | #if 0 |
| 33 | #define CONFIG_BOOTDELAY -1 /* autoboot disabled */ |
| 34 | #else |
| 35 | #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ |
| 36 | #endif |
| 37 | |
| 38 | /* default developmenmt environment */ |
| 39 | |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 40 | #define CONFIG_ETHADDR 00:0B:17:00:00:00 |
| 41 | |
| 42 | #define CONFIG_IPADDR 10.10.69.10 |
| 43 | #define CONFIG_SERVERIP 10.10.69.49 |
| 44 | #define CONFIG_NETMASK 255.255.255.0 |
| 45 | #define CONFIG_HOSTNAME QUANTUM |
Joe Hershberger | 8b3637c | 2011-10-13 13:03:47 +0000 | [diff] [blame] | 46 | #define CONFIG_ROOTPATH "/opt/eldk/pcc_8xx" |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 47 | |
| 48 | #define CONFIG_BOOTARGS "root=/dev/ram rw" |
| 49 | |
| 50 | #define CONFIG_BOOTCOMMAND "bootm ff000000" |
| 51 | |
| 52 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 53 | "serial#=12345\0" \ |
Wolfgang Denk | fe126d8 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 54 | "nfsargs=setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath}\0" \ |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 55 | "ramargs=setenv bootargs root=/dev/ram rw\0" \ |
Wolfgang Denk | fe126d8 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 56 | "addip=setenv bootargs ${bootargs} ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off\0" |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 57 | |
| 58 | /* |
| 59 | * Select the more full-featured memory test (Barr embedded systems) |
| 60 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 61 | #define CONFIG_SYS_ALT_MEMTEST |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 62 | |
| 63 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 64 | #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */ |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 65 | |
| 66 | |
| 67 | /* M48T02 Paralled access timekeeper with same interface as the M48T35A*/ |
| 68 | #define CONFIG_RTC_M48T35A 1 |
| 69 | |
| 70 | #if 0 |
| 71 | #define CONFIG_WATCHDOG 1 /* watchdog enabled */ |
| 72 | #else |
| 73 | #undef CONFIG_WATCHDOG |
| 74 | #endif |
| 75 | |
| 76 | /* NVRAM and RTC */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 77 | #define CONFIG_SYS_NVRAM_BASE_ADDR 0xFA000000 |
| 78 | #define CONFIG_SYS_NVRAM_SIZE 2048 |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 79 | |
| 80 | |
Jon Loeliger | 90cc3eb | 2007-07-04 22:33:23 -0500 | [diff] [blame] | 81 | /* |
| 82 | * Command line configuration. |
| 83 | */ |
| 84 | #include <config_cmd_default.h> |
| 85 | |
| 86 | #define CONFIG_CMD_DATE |
| 87 | #define CONFIG_CMD_DHCP |
| 88 | #define CONFIG_CMD_NFS |
| 89 | #define CONFIG_CMD_PING |
| 90 | #define CONFIG_CMD_REGINFO |
| 91 | #define CONFIG_CMD_SNTP |
| 92 | |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 93 | |
Jon Loeliger | d3b8c1a | 2007-07-09 21:57:31 -0500 | [diff] [blame] | 94 | /* |
| 95 | * BOOTP options |
| 96 | */ |
| 97 | #define CONFIG_BOOTP_SUBNETMASK |
| 98 | #define CONFIG_BOOTP_GATEWAY |
| 99 | #define CONFIG_BOOTP_HOSTNAME |
| 100 | #define CONFIG_BOOTP_BOOTPATH |
| 101 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 102 | |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 103 | |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 104 | #define CONFIG_AUTOBOOT_KEYED /* Enable password protection */ |
Wolfgang Denk | c37207d | 2008-07-16 16:38:59 +0200 | [diff] [blame] | 105 | #define CONFIG_AUTOBOOT_PROMPT \ |
| 106 | "\nEnter password - autoboot in %d sec...\n", bootdelay |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 107 | #define CONFIG_AUTOBOOT_DELAY_STR "system" |
| 108 | /* |
| 109 | * Miscellaneous configurable options |
| 110 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 111 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 112 | #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ |
Jon Loeliger | 90cc3eb | 2007-07-04 22:33:23 -0500 | [diff] [blame] | 113 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 114 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 115 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 116 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 117 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 118 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 119 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 120 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 121 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 122 | #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest works on */ |
| 123 | #define CONFIG_SYS_MEMTEST_END 0x01f00000 /* 256K ... 15 MB in DRAM */ |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 124 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 125 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 126 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 127 | #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */ |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 128 | |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 129 | /* |
| 130 | * Low Level Configuration Settings |
| 131 | * (address mappings, register initial values, etc.) |
| 132 | * You should know what you are doing if you make changes here. |
| 133 | */ |
| 134 | /*----------------------------------------------------------------------- |
| 135 | * Internal Memory Mapped Register |
| 136 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 137 | #define CONFIG_SYS_IMMR 0xFA200000 |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 138 | |
| 139 | /*----------------------------------------------------------------------- |
| 140 | * Definitions for initial stack pointer and data area (in DPRAM) |
| 141 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 142 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 143 | #define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */ |
Wolfgang Denk | 25ddd1f | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 144 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 145 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 146 | |
| 147 | /*----------------------------------------------------------------------- |
| 148 | * Start addresses for the final memory configuration |
| 149 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 150 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 151 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 152 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
| 153 | #define CONFIG_SYS_FLASH_BASE 0xFF000000 |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 154 | |
| 155 | #if 1 |
Jean-Christophe PLAGNIOL-VILLARD | 00b1883 | 2008-08-13 01:40:42 +0200 | [diff] [blame] | 156 | #define CONFIG_FLASH_CFI_DRIVER |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 157 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 00b1883 | 2008-08-13 01:40:42 +0200 | [diff] [blame] | 158 | #undef CONFIG_FLASH_CFI_DRIVER |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 159 | #endif |
| 160 | |
| 161 | |
Jean-Christophe PLAGNIOL-VILLARD | 00b1883 | 2008-08-13 01:40:42 +0200 | [diff] [blame] | 162 | #ifdef CONFIG_FLASH_CFI_DRIVER |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 163 | #define CONFIG_SYS_FLASH_CFI 1 |
| 164 | #undef CONFIG_SYS_FLASH_USE_BUFFER_WRITE |
| 165 | #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE} |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 166 | #endif |
| 167 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 168 | /*%%% #define CONFIG_SYS_FLASH_BASE 0xFFF00000 */ |
Jon Loeliger | 90cc3eb | 2007-07-04 22:33:23 -0500 | [diff] [blame] | 169 | #if defined(DEBUG) || defined(CONFIG_CMD_IDE) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 170 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 171 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 172 | #define CONFIG_SYS_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */ |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 173 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 174 | #define CONFIG_SYS_MONITOR_BASE 0xFFF00000 |
| 175 | /*%%% #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE */ |
| 176 | #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 177 | |
| 178 | /* |
| 179 | * For booting Linux, the board info and command line data |
| 180 | * have to be in the first 8 MB of memory, since this is |
| 181 | * the maximum mapped by the Linux kernel during initialization. |
| 182 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 183 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 184 | |
| 185 | /*----------------------------------------------------------------------- |
| 186 | * FLASH organization |
| 187 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 188 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 189 | #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */ |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 190 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 191 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
| 192 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 193 | |
Jean-Christophe PLAGNIOL-VILLARD | 5a1aceb | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 194 | #define CONFIG_ENV_IS_IN_FLASH 1 |
Wolfgang Denk | cd0402a | 2010-11-20 15:07:45 +0100 | [diff] [blame] | 195 | #define CONFIG_ENV_OFFSET 0x00040000 /* Offset of Environment Sector absolute address 0xfff40000*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 196 | #define CONFIG_ENV_SECT_SIZE 0x40000 /* Total Size of Environment Sector */ |
| 197 | #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 198 | #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET) |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 199 | |
| 200 | /* Address and size of Redundant Environment Sector */ |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 201 | #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SIZE) |
| 202 | #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 203 | |
| 204 | /* FPGA */ |
| 205 | #define CONFIG_MISC_INIT_R |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 206 | #define CONFIG_SYS_FPGA_SPARTAN2 |
| 207 | #define CONFIG_SYS_FPGA_PROG_FEEDBACK |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 208 | |
| 209 | |
| 210 | /*----------------------------------------------------------------------- |
| 211 | * Reset address |
| 212 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 213 | #define CONFIG_SYS_RESET_ADDRESS ((ulong)((((immap_t *)CONFIG_SYS_IMMR)->im_clkrst.res))) |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 214 | |
| 215 | /*----------------------------------------------------------------------- |
| 216 | * Cache Configuration |
| 217 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 218 | #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */ |
Jon Loeliger | 90cc3eb | 2007-07-04 22:33:23 -0500 | [diff] [blame] | 219 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 220 | #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */ |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 221 | #endif |
| 222 | |
| 223 | /*----------------------------------------------------------------------- |
| 224 | * SYPCR - System Protection Control 11-9 |
| 225 | * SYPCR can only be written once after reset! |
| 226 | *----------------------------------------------------------------------- |
| 227 | * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze |
| 228 | */ |
| 229 | #if defined(CONFIG_WATCHDOG) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 230 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \ |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 231 | SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP) |
| 232 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 233 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC | 0x00000600 | SYPCR_BME | SYPCR_SWF | SYPCR_SWP) |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 234 | #endif |
| 235 | |
| 236 | /*----------------------------------------------------------------------- |
| 237 | * SIUMCR - SIU Module Configuration 11-6 |
| 238 | *----------------------------------------------------------------------- |
| 239 | * PCMCIA config., multi-function pin tri-state |
| 240 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 241 | #define CONFIG_SYS_SIUMCR (SIUMCR_MLRC10) |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 242 | |
| 243 | /*----------------------------------------------------------------------- |
| 244 | * TBSCR - Time Base Status and Control 11-26 |
| 245 | *----------------------------------------------------------------------- |
| 246 | * Clear Reference Interrupt Status, Timebase freezing enabled |
| 247 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 248 | #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF | TBSCR_TBE) |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 249 | |
| 250 | /*----------------------------------------------------------------------- |
| 251 | * RTCSC - Real-Time Clock Status and Control Register 11-27 |
| 252 | *----------------------------------------------------------------------- |
| 253 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 254 | /*%%%#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE) */ |
| 255 | #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_RTE) |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 256 | |
| 257 | /*----------------------------------------------------------------------- |
| 258 | * PISCR - Periodic Interrupt Status and Control 11-31 |
| 259 | *----------------------------------------------------------------------- |
| 260 | * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled |
| 261 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 262 | #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF) |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 263 | |
| 264 | /*----------------------------------------------------------------------- |
| 265 | * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30 |
| 266 | *----------------------------------------------------------------------- |
| 267 | * Reset PLL lock status sticky bit, timer expired status bit and timer |
| 268 | * interrupt status bit |
| 269 | * |
| 270 | * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)! |
| 271 | */ |
| 272 | /* up to 50 MHz we use a 1:1 clock */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 273 | #define CONFIG_SYS_PLPRCR ( (5 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS ) |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 274 | |
| 275 | /*----------------------------------------------------------------------- |
| 276 | * SCCR - System Clock and reset Control Register 15-27 |
| 277 | *----------------------------------------------------------------------- |
| 278 | * Set clock output, timebase and RTC source and divider, |
| 279 | * power management and some other internal clocks |
| 280 | */ |
| 281 | #define SCCR_MASK SCCR_EBDF00 |
| 282 | /* up to 50 MHz we use a 1:1 clock */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 283 | #define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_TBS) |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 284 | |
| 285 | /*----------------------------------------------------------------------- |
| 286 | * PCMCIA stuff |
| 287 | *----------------------------------------------------------------------- |
| 288 | * |
| 289 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 290 | #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000) |
| 291 | #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 ) |
| 292 | #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000) |
| 293 | #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 ) |
| 294 | #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000) |
| 295 | #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 ) |
| 296 | #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000) |
| 297 | #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 ) |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 298 | |
| 299 | /*----------------------------------------------------------------------- |
| 300 | * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter) |
| 301 | *----------------------------------------------------------------------- |
| 302 | */ |
| 303 | |
Pavel Herrmann | 8d1165e11a | 2012-10-09 07:01:56 +0000 | [diff] [blame] | 304 | #define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */ |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 305 | #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */ |
| 306 | |
| 307 | #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */ |
| 308 | #undef CONFIG_IDE_LED /* LED for ide not supported */ |
| 309 | #undef CONFIG_IDE_RESET /* reset for ide not supported */ |
| 310 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 311 | #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */ |
| 312 | #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */ |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 313 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 314 | #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000 |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 315 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 316 | #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 317 | |
| 318 | /* Offset for data I/O */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 319 | #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320) |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 320 | |
| 321 | /* Offset for normal register accesses */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 322 | #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320) |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 323 | |
| 324 | /* Offset for alternate registers */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 325 | #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100 |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 326 | |
| 327 | /*----------------------------------------------------------------------- |
| 328 | * |
| 329 | *----------------------------------------------------------------------- |
| 330 | * |
| 331 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 332 | /*#define CONFIG_SYS_DER 0x2002000F*/ |
| 333 | #define CONFIG_SYS_DER 0 |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 334 | |
| 335 | /* |
| 336 | * Init Memory Controller: |
| 337 | * |
| 338 | * BR0 and OR0 (FLASH) |
| 339 | */ |
| 340 | |
| 341 | #define FLASH_BASE_PRELIM 0xFE000000 /* FLASH base */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 342 | #define CONFIG_SYS_PRELIM_OR_AM 0xFE000000 /* OR addr mask */ |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 343 | |
| 344 | /* FLASH timing: ACS = 0, TRLX = 0, CSNT = 0, SCY = 4, ETHR = 0, BIH = 1 */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 345 | #define CONFIG_SYS_OR_TIMING_FLASH (OR_SCY_4_CLK | OR_BI) |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 346 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 347 | #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH) |
| 348 | #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE_PRELIM & BR_BA_MSK) | BR_V) |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 349 | |
| 350 | /* |
| 351 | * BR1 and OR1 (SDRAM) |
| 352 | * |
| 353 | */ |
| 354 | #define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM base */ |
| 355 | #define SDRAM_MAX_SIZE 0x08000000 /* max 128 MB */ |
| 356 | |
| 357 | /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 358 | #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000E00 |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 359 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 360 | #define CONFIG_SYS_OR1_PRELIM (0xF0000000 | CONFIG_SYS_OR_TIMING_SDRAM ) /* map 256 MB */ |
| 361 | #define CONFIG_SYS_BR1_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V ) |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 362 | |
| 363 | /* RPXLITE mem setting */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 364 | #define CONFIG_SYS_BR3_PRELIM 0xFA400001 /* FPGA */ |
| 365 | #define CONFIG_SYS_OR3_PRELIM 0xFFFF8910 |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 366 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 367 | #define CONFIG_SYS_BR4_PRELIM 0xFA000401 /* NVRAM&SRAM */ |
| 368 | #define CONFIG_SYS_OR4_PRELIM 0xFFFE0970 |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 369 | |
| 370 | /* |
| 371 | * Memory Periodic Timer Prescaler |
| 372 | */ |
| 373 | |
| 374 | /* periodic timer for refresh */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 375 | #define CONFIG_SYS_MAMR_PTA 20 |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 376 | |
| 377 | /* |
| 378 | * Refresh clock Prescalar |
| 379 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 380 | #define CONFIG_SYS_MPTPR MPTPR_PTP_DIV2 |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 381 | |
| 382 | /* |
| 383 | * MAMR settings for SDRAM |
| 384 | */ |
| 385 | |
| 386 | /* 9 column SDRAM */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 387 | #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \ |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 388 | MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \ |
| 389 | MAMR_RLFA_16X | MAMR_WLFA_16X | MAMR_TLFA_16X) |
| 390 | |
| 391 | /* |
wdenk | da93ed8 | 2004-09-29 11:02:56 +0000 | [diff] [blame] | 392 | * BCSRx |
| 393 | * |
| 394 | * Board Status and Control Registers |
| 395 | * |
| 396 | */ |
| 397 | |
| 398 | #define BCSR0 0xFA400000 |
| 399 | #define BCSR1 0xFA400001 |
| 400 | #define BCSR2 0xFA400002 |
| 401 | #define BCSR3 0xFA400003 |
| 402 | |
| 403 | #define BCSR0_ENMONXCVR 0x01 /* Monitor XVCR Control */ |
| 404 | #define BCSR0_ENNVRAM 0x02 /* CS4# Control */ |
| 405 | #define BCSR0_LED5 0x04 /* LED5 control 0='on' 1='off' */ |
| 406 | #define BCSR0_LED4 0x08 /* LED4 control 0='on' 1='off' */ |
| 407 | #define BCSR0_FULLDPLX 0x10 /* Ethernet XCVR Control */ |
| 408 | #define BCSR0_COLTEST 0x20 |
| 409 | #define BCSR0_ETHLPBK 0x40 |
| 410 | #define BCSR0_ETHEN 0x80 |
| 411 | |
| 412 | #define BCSR1_PCVCTL7 0x01 /* PC Slot B Control */ |
| 413 | #define BCSR1_PCVCTL6 0x02 |
| 414 | #define BCSR1_PCVCTL5 0x04 |
| 415 | #define BCSR1_PCVCTL4 0x08 |
| 416 | #define BCSR1_IPB5SEL 0x10 |
| 417 | |
| 418 | #define BCSR2_ENPA5HDR 0x08 /* USB Control */ |
| 419 | #define BCSR2_ENUSBCLK 0x10 |
| 420 | #define BCSR2_USBPWREN 0x20 |
| 421 | #define BCSR2_USBSPD 0x40 |
| 422 | #define BCSR2_USBSUSP 0x80 |
| 423 | |
| 424 | #define BCSR3_BWRTC 0x01 /* Real Time Clock Battery */ |
| 425 | #define BCSR3_BWNVR 0x02 /* NVRAM Battery */ |
| 426 | #define BCSR3_RDY_BSY 0x04 /* Flash Operation */ |
| 427 | #define BCSR3_RPXL 0x08 /* Reserved (reads back '1') */ |
| 428 | #define BCSR3_D27 0x10 /* Dip Switch settings */ |
| 429 | #define BCSR3_D26 0x20 |
| 430 | #define BCSR3_D25 0x40 |
| 431 | #define BCSR3_D24 0x80 |
| 432 | |
| 433 | #endif /* __CONFIG_H */ |