blob: 8b942e3446af5dd7a28b2f93113f1f7d20293d17 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +01002/*
3 * (C) Copyright 2014
Mario Sixd38826a2018-03-06 08:04:58 +01004 * Dirk Eibach, Guntermann & Drunck GmbH, dirk.eibach@gdsys.cc
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +01005 *
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +01006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11/*
12 * High Level Configuration Options
13 */
14#define CONFIG_E300 1 /* E300 family */
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +010015
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +010016#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +010017
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +010018/*
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +010019 * SERDES
20 */
21#define CONFIG_FSL_SERDES
22#define CONFIG_FSL_SERDES1 0xe3000
23
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +010024/*
25 * DDR Setup
26 */
Mario Six8a81bfd2019-01-21 09:18:15 +010027#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* DDR is system memory */
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +010028#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
29#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
30 | DDRCDR_PZ_LOZ \
31 | DDRCDR_NZ_LOZ \
32 | DDRCDR_ODT \
33 | DDRCDR_Q_DRN)
34 /* 0x7b880001 */
35/*
36 * Manually set up DDR parameters
37 * consist of one chip NT5TU64M16HG from NANYA
38 */
39
40#define CONFIG_SYS_DDR_SIZE 128 /* MB */
41
42#define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
43#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
44 | CSCONFIG_ODT_RD_NEVER \
45 | CSCONFIG_ODT_WR_ONLY_CURRENT \
46 | CSCONFIG_BANK_BIT_3 \
47 | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
48 /* 0x80010102 */
49#define CONFIG_SYS_DDR_TIMING_3 0
50#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
51 | (0 << TIMING_CFG0_WRT_SHIFT) \
52 | (0 << TIMING_CFG0_RRT_SHIFT) \
53 | (0 << TIMING_CFG0_WWT_SHIFT) \
54 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
55 | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
56 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
57 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
58 /* 0x00260802 */
59#define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
60 | (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
61 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
62 | (7 << TIMING_CFG1_CASLAT_SHIFT) \
63 | (9 << TIMING_CFG1_REFREC_SHIFT) \
64 | (2 << TIMING_CFG1_WRREC_SHIFT) \
65 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
66 | (2 << TIMING_CFG1_WRTORD_SHIFT))
67 /* 0x26279222 */
68#define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
69 | (4 << TIMING_CFG2_CPO_SHIFT) \
70 | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
71 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
72 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
73 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
74 | (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
75 /* 0x021848c5 */
76#define CONFIG_SYS_DDR_INTERVAL ((0x0824 << SDRAM_INTERVAL_REFINT_SHIFT) \
77 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
78 /* 0x08240100 */
79#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
80 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
81 | SDRAM_CFG_DBW_16)
82 /* 0x43100000 */
83
84#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */
85#define CONFIG_SYS_DDR_MODE ((0x0440 << SDRAM_MODE_ESD_SHIFT) \
86 | (0x0242 << SDRAM_MODE_SD_SHIFT))
87 /* ODT 150ohm CL=4, AL=0 on SDRAM */
88#define CONFIG_SYS_DDR_MODE2 0x00000000
89
90/*
91 * Memory test
92 */
93#define CONFIG_SYS_MEMTEST_START 0x00001000 /* memtest region */
94#define CONFIG_SYS_MEMTEST_END 0x07f00000
95
96/*
97 * The reserved memory
98 */
99#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
100
101#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
102#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
103
104/*
105 * Initial RAM Base Address Setup
106 */
107#define CONFIG_SYS_INIT_RAM_LOCK 1
108#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
109#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
110#define CONFIG_SYS_GBL_DATA_OFFSET \
111 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
112
113/*
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100114 * FLASH on the Local Bus
115 */
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100116#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
117#define CONFIG_FLASH_CFI_LEGACY
118#define CONFIG_SYS_FLASH_LEGACY_512Kx16
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100119
120#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
121#define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is up to 8M */
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100122
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100123
124#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
125#define CONFIG_SYS_MAX_FLASH_SECT 135
126
127#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
128#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
129
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100130#define CONFIG_SYS_FPGA_DONE(k) 0x0010
131
132#define CONFIG_SYS_FPGA_COUNT 1
133
134#define CONFIG_SYS_MCLINK_MAX 3
135
136#define CONFIG_SYS_FPGA_PTR \
137 { (struct ihs_fpga *)CONFIG_SYS_FPGA0_BASE, NULL, NULL, NULL }
138
139#define CONFIG_SYS_FPGA_NO_RFL_HI
140
141/*
142 * Serial Port
143 */
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100144#define CONFIG_SYS_NS16550_SERIAL
145#define CONFIG_SYS_NS16550_REG_SIZE 1
146#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
147
148#define CONFIG_SYS_BAUDRATE_TABLE \
149 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
150
151#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
152#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
153
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100154/* Pass open firmware flat tree */
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100155
156/* I2C */
157#define CONFIG_SYS_I2C
158#define CONFIG_SYS_I2C_FSL
159#define CONFIG_SYS_FSL_I2C_SPEED 400000
160#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
161#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
162
163#define CONFIG_PCA953X /* NXP PCA9554 */
Dirk Eibach47098052016-03-16 09:20:12 +0100164#define CONFIG_SYS_I2C_PCA953X_WIDTH { {0x24, 16}, {0x25, 16}, {0x26, 16}, \
165 {0x3c, 8}, {0x3d, 8}, {0x3e, 8} }
166
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100167#define CONFIG_PCA9698 /* NXP PCA9698 */
168
169#define CONFIG_SYS_I2C_IHS
170#define CONFIG_SYS_I2C_IHS_CH0
171#define CONFIG_SYS_I2C_IHS_SPEED_0 50000
172#define CONFIG_SYS_I2C_IHS_SLAVE_0 0x7F
173#define CONFIG_SYS_I2C_IHS_CH1
174#define CONFIG_SYS_I2C_IHS_SPEED_1 50000
175#define CONFIG_SYS_I2C_IHS_SLAVE_1 0x7F
176#define CONFIG_SYS_I2C_IHS_CH2
177#define CONFIG_SYS_I2C_IHS_SPEED_2 50000
178#define CONFIG_SYS_I2C_IHS_SLAVE_2 0x7F
179#define CONFIG_SYS_I2C_IHS_CH3
180#define CONFIG_SYS_I2C_IHS_SPEED_3 50000
181#define CONFIG_SYS_I2C_IHS_SLAVE_3 0x7F
182
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200183#ifdef CONFIG_STRIDER_CON_DP
184#define CONFIG_SYS_I2C_IHS_DUAL
185#define CONFIG_SYS_I2C_IHS_CH0_1
186#define CONFIG_SYS_I2C_IHS_SPEED_0_1 50000
187#define CONFIG_SYS_I2C_IHS_SLAVE_0_1 0x7F
188#define CONFIG_SYS_I2C_IHS_CH1_1
189#define CONFIG_SYS_I2C_IHS_SPEED_1_1 50000
190#define CONFIG_SYS_I2C_IHS_SLAVE_1_1 0x7F
191#define CONFIG_SYS_I2C_IHS_CH2_1
192#define CONFIG_SYS_I2C_IHS_SPEED_2_1 50000
193#define CONFIG_SYS_I2C_IHS_SLAVE_2_1 0x7F
194#define CONFIG_SYS_I2C_IHS_CH3_1
195#define CONFIG_SYS_I2C_IHS_SPEED_3_1 50000
196#define CONFIG_SYS_I2C_IHS_SLAVE_3_1 0x7F
197#endif
198
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100199/*
200 * Software (bit-bang) I2C driver configuration
201 */
202#define CONFIG_SYS_I2C_SOFT
203#define CONFIG_SOFT_I2C_READ_REPEATED_START
204#define CONFIG_SYS_I2C_SOFT_SPEED 50000
205#define CONFIG_SYS_I2C_SOFT_SLAVE 0x7F
206#define I2C_SOFT_DECLARATIONS2
207#define CONFIG_SYS_I2C_SOFT_SPEED_2 50000
208#define CONFIG_SYS_I2C_SOFT_SLAVE_2 0x7F
209#define I2C_SOFT_DECLARATIONS3
210#define CONFIG_SYS_I2C_SOFT_SPEED_3 50000
211#define CONFIG_SYS_I2C_SOFT_SLAVE_3 0x7F
212#define I2C_SOFT_DECLARATIONS4
213#define CONFIG_SYS_I2C_SOFT_SPEED_4 50000
214#define CONFIG_SYS_I2C_SOFT_SLAVE_4 0x7F
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200215#if defined(CONFIG_STRIDER_CON) || defined(CONFIG_STRIDER_CON_DP)
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100216#define I2C_SOFT_DECLARATIONS5
217#define CONFIG_SYS_I2C_SOFT_SPEED_5 50000
218#define CONFIG_SYS_I2C_SOFT_SLAVE_5 0x7F
219#define I2C_SOFT_DECLARATIONS6
220#define CONFIG_SYS_I2C_SOFT_SPEED_6 50000
221#define CONFIG_SYS_I2C_SOFT_SLAVE_6 0x7F
222#define I2C_SOFT_DECLARATIONS7
223#define CONFIG_SYS_I2C_SOFT_SPEED_7 50000
224#define CONFIG_SYS_I2C_SOFT_SLAVE_7 0x7F
225#define I2C_SOFT_DECLARATIONS8
226#define CONFIG_SYS_I2C_SOFT_SPEED_8 50000
227#define CONFIG_SYS_I2C_SOFT_SLAVE_8 0x7F
228#endif
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200229#ifdef CONFIG_STRIDER_CON_DP
230#define I2C_SOFT_DECLARATIONS9
231#define CONFIG_SYS_I2C_SOFT_SPEED_9 50000
232#define CONFIG_SYS_I2C_SOFT_SLAVE_9 0x7F
233#define I2C_SOFT_DECLARATIONS10
234#define CONFIG_SYS_I2C_SOFT_SPEED_10 50000
235#define CONFIG_SYS_I2C_SOFT_SLAVE_10 0x7F
236#define I2C_SOFT_DECLARATIONS11
237#define CONFIG_SYS_I2C_SOFT_SPEED_11 50000
238#define CONFIG_SYS_I2C_SOFT_SLAVE_11 0x7F
239#define I2C_SOFT_DECLARATIONS12
240#define CONFIG_SYS_I2C_SOFT_SPEED_12 50000
241#define CONFIG_SYS_I2C_SOFT_SLAVE_12 0x7F
242#endif
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100243
244#ifdef CONFIG_STRIDER_CON
245#define CONFIG_SYS_ICS8N3QV01_I2C {5, 6, 7, 8}
246#define CONFIG_SYS_CH7301_I2C {5, 6, 7, 8}
247#define CONFIG_SYS_ADV7611_I2C {5, 6, 7, 8}
248#define CONFIG_SYS_DP501_I2C {1, 2, 3, 4}
249#define CONFIG_STRIDER_FANS { {10, 0x4c}, {11, 0x4c}, \
250 {12, 0x4c} }
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200251#elif defined(CONFIG_STRIDER_CON_DP)
252#define CONFIG_SYS_ICS8N3QV01_I2C {13, 14, 15, 16, 17, 18, 19, 20}
253#define CONFIG_SYS_CH7301_I2C {1, 3, 5, 7}
254#define CONFIG_SYS_ADV7611_I2C {1, 3, 5, 7}
255#define CONFIG_SYS_DP501_I2C {1, 3, 5, 7, 2, 4, 6, 8}
256#define CONFIG_STRIDER_FANS { {10, 0x4c}, {11, 0x4c}, \
257 {12, 0x4c} }
Dirk Eibach145510c2016-06-02 09:05:42 +0200258#elif defined(CONFIG_STRIDER_CPU_DP)
259#define CONFIG_SYS_CH7301_I2C {1, 2, 3, 4}
260#define CONFIG_SYS_ADV7611_I2C {1, 2, 3, 4}
261#define CONFIG_SYS_DP501_I2C {1, 2, 3, 4}
262#define CONFIG_STRIDER_FANS { {6, 0x4c}, {7, 0x4c}, \
263 {8, 0x4c} }
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100264#else
265#define CONFIG_SYS_CH7301_I2C {1, 2, 3, 4}
266#define CONFIG_SYS_ADV7611_I2C {1, 2, 3, 4}
267#define CONFIG_SYS_DP501_I2C {1, 2, 3, 4}
268#define CONFIG_STRIDER_FANS { {2, 0x18}, {3, 0x18}, \
269 {4, 0x18} }
270#endif
271
272#ifndef __ASSEMBLY__
273void fpga_gpio_set(unsigned int bus, int pin);
274void fpga_gpio_clear(unsigned int bus, int pin);
275int fpga_gpio_get(unsigned int bus, int pin);
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200276void fpga_control_set(unsigned int bus, int pin);
277void fpga_control_clear(unsigned int bus, int pin);
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100278#endif
279
280#ifdef CONFIG_STRIDER_CON
281#define I2C_SDA_GPIO ((I2C_ADAP_HWNR > 3) ? 0x0200 : 0x0040)
282#define I2C_SCL_GPIO ((I2C_ADAP_HWNR > 3) ? 0x0100 : 0x0020)
283#define I2C_FPGA_IDX ((I2C_ADAP_HWNR > 3) ? \
284 (I2C_ADAP_HWNR - 4) : I2C_ADAP_HWNR)
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200285#elif defined(CONFIG_STRIDER_CON_DP)
286#define I2C_SDA_GPIO ((I2C_ADAP_HWNR > 3) ? 0x0040 : 0x0200)
287#define I2C_SCL_GPIO ((I2C_ADAP_HWNR > 3) ? 0x0020 : 0x0100)
288#define I2C_FPGA_IDX (I2C_ADAP_HWNR % 4)
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100289#else
290#define I2C_SDA_GPIO 0x0040
291#define I2C_SCL_GPIO 0x0020
292#define I2C_FPGA_IDX I2C_ADAP_HWNR
293#endif
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200294
295#ifdef CONFIG_STRIDER_CON_DP
296#define I2C_ACTIVE \
297 do { \
298 if (I2C_ADAP_HWNR > 7) \
299 fpga_control_set(I2C_FPGA_IDX, 0x0004); \
300 else \
301 fpga_control_clear(I2C_FPGA_IDX, 0x0004); \
302 } while (0)
303#else
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100304#define I2C_ACTIVE { }
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200305#endif
306
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100307#define I2C_TRISTATE { }
308#define I2C_READ \
309 (fpga_gpio_get(I2C_FPGA_IDX, I2C_SDA_GPIO) ? 1 : 0)
310#define I2C_SDA(bit) \
311 do { \
312 if (bit) \
313 fpga_gpio_set(I2C_FPGA_IDX, I2C_SDA_GPIO); \
314 else \
315 fpga_gpio_clear(I2C_FPGA_IDX, I2C_SDA_GPIO); \
316 } while (0)
317#define I2C_SCL(bit) \
318 do { \
319 if (bit) \
320 fpga_gpio_set(I2C_FPGA_IDX, I2C_SCL_GPIO); \
321 else \
322 fpga_gpio_clear(I2C_FPGA_IDX, I2C_SCL_GPIO); \
323 } while (0)
324#define I2C_DELAY udelay(25) /* 1/4 I2C clock duration */
325
326/*
327 * Software (bit-bang) MII driver configuration
328 */
329#define CONFIG_BITBANGMII /* bit-bang MII PHY management */
330#define CONFIG_BITBANGMII_MULTI
331
332/*
333 * OSD Setup
334 */
335#define CONFIG_SYS_OSD_SCREENS 1
336#define CONFIG_SYS_DP501_DIFFERENTIAL
337#define CONFIG_SYS_DP501_VCAPCTRL0 0x01 /* DDR mode 0, DE for H/VSYNC */
338
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200339#ifdef CONFIG_STRIDER_CON_DP
340#define CONFIG_SYS_OSD_DH
341#endif
342
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100343/*
344 * General PCI
345 * Addresses are mapped 1-1.
346 */
347#define CONFIG_SYS_PCIE1_BASE 0xA0000000
348#define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000
349#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000
350#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
351#define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000
352#define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000
353#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
354#define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000
355#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
356
357/* enable PCIE clock */
358#define CONFIG_SYS_SCCR_PCIEXP1CM 1
359
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100360#define CONFIG_PCI_INDIRECT_BRIDGE
361#define CONFIG_PCIE
362
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100363#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
364#define CONFIG_83XX_GENERIC_PCIE_REGISTER_HOSES 1
365
366/*
367 * TSEC
368 */
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100369#define CONFIG_SYS_TSEC1_OFFSET 0x24000
370#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
371
372/*
373 * TSEC ethernet configuration
374 */
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100375#define CONFIG_TSEC1
376#define CONFIG_TSEC1_NAME "eTSEC0"
377#define TSEC1_PHY_ADDR 1
378#define TSEC1_PHYIDX 0
379#define TSEC1_FLAGS 0
380
381/* Options are: eTSEC[0-1] */
382#define CONFIG_ETHPRIME "eTSEC0"
383
384/*
385 * Environment
386 */
387#if 1
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100388#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \
389 CONFIG_SYS_MONITOR_LEN)
390#define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
391#define CONFIG_ENV_SIZE 0x2000
392#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
393#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
394#else
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100395#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
396#endif
397
398#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
399#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
400
401/*
402 * Command line configuration.
403 */
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100404
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100405/*
406 * Miscellaneous configurable options
407 */
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100408#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
409#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
410
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100411#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
412
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100413#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
414
415/*
416 * For booting Linux, the board info and command line data
417 * have to be in the first 256 MB of memory, since this is
418 * the maximum mapped by the Linux kernel during initialization.
419 */
420#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
421
422/*
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100423 * Environment Configuration
424 */
425
426#define CONFIG_ENV_OVERWRITE
427
428#if defined(CONFIG_TSEC_ENET)
429#define CONFIG_HAS_ETH0
430#endif
431
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100432#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
433
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100434
Mario Six5bc05432018-03-28 14:38:20 +0200435#define CONFIG_HOSTNAME "hrcon"
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100436#define CONFIG_ROOTPATH "/opt/nfsroot"
437#define CONFIG_BOOTFILE "uImage"
438
439#define CONFIG_PREBOOT /* enable preboot variable */
440
441#define CONFIG_EXTRA_ENV_SETTINGS \
442 "netdev=eth0\0" \
443 "consoledev=ttyS1\0" \
444 "u-boot=u-boot.bin\0" \
445 "kernel_addr=1000000\0" \
446 "fdt_addr=C00000\0" \
447 "fdtfile=hrcon.dtb\0" \
448 "load=tftp ${loadaddr} ${u-boot}\0" \
449 "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \
450 " +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\
451 " +${filesize};cp.b ${fileaddr} " \
452 __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0" \
453 "upd=run load update\0" \
454
455#define CONFIG_NFSBOOTCOMMAND \
456 "setenv bootargs root=/dev/nfs rw " \
457 "nfsroot=$serverip:$rootpath " \
458 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
459 "console=$consoledev,$baudrate $othbootargs;" \
460 "tftp ${kernel_addr} $bootfile;" \
461 "tftp ${fdt_addr} $fdtfile;" \
462 "bootm ${kernel_addr} - ${fdt_addr}"
463
464#define CONFIG_MMCBOOTCOMMAND \
465 "setenv bootargs root=/dev/mmcblk0p3 rw rootwait " \
466 "console=$consoledev,$baudrate $othbootargs;" \
467 "ext2load mmc 0:2 ${kernel_addr} $bootfile;" \
468 "ext2load mmc 0:2 ${fdt_addr} $fdtfile;" \
469 "bootm ${kernel_addr} - ${fdt_addr}"
470
471#define CONFIG_BOOTCOMMAND CONFIG_MMCBOOTCOMMAND
472
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100473#endif /* __CONFIG_H */