blob: 78dedbdcc9c1a995655319e098647bc5c2afc8e9 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenk1df49e22002-09-17 21:37:55 +00002/*
3 * (C) Copyright 2002
4 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
wdenk1df49e22002-09-17 21:37:55 +00005 */
6
7#include <common.h>
Marek Vasut047a8002020-05-23 15:07:30 +02008#include <asm/io.h>
Marek Vasut5116aae2020-05-23 14:55:26 +02009#include <cpu_func.h>
wdenk1df49e22002-09-17 21:37:55 +000010#include <malloc.h>
Marek Vasut047a8002020-05-23 15:07:30 +020011#include <miiphy.h>
wdenk1df49e22002-09-17 21:37:55 +000012#include <net.h>
Ben Warren10efa022008-08-31 20:37:00 -070013#include <netdev.h>
wdenk1df49e22002-09-17 21:37:55 +000014#include <pci.h>
Simon Glassc05ed002020-05-10 11:40:11 -060015#include <linux/delay.h>
wdenk1df49e22002-09-17 21:37:55 +000016
Marek Vasutaba283d2020-05-23 12:49:16 +020017/* Ethernet chip registers. */
Marek Vasutf3878f52020-05-23 13:52:50 +020018#define SCB_STATUS 0 /* Rx/Command Unit Status *Word* */
19#define SCB_INT_ACK_BYTE 1 /* Rx/Command Unit STAT/ACK byte */
20#define SCB_CMD 2 /* Rx/Command Unit Command *Word* */
21#define SCB_INTR_CTL_BYTE 3 /* Rx/Command Unit Intr.Control Byte */
22#define SCB_POINTER 4 /* General purpose pointer. */
23#define SCB_PORT 8 /* Misc. commands and operands. */
24#define SCB_FLASH 12 /* Flash memory control. */
25#define SCB_EEPROM 14 /* EEPROM memory control. */
26#define SCB_CTRL_MDI 16 /* MDI interface control. */
27#define SCB_EARLY_RX 20 /* Early receive byte count. */
28#define SCB_GEN_CONTROL 28 /* 82559 General Control Register */
29#define SCB_GEN_STATUS 29 /* 82559 General Status register */
wdenk1df49e22002-09-17 21:37:55 +000030
Marek Vasutaba283d2020-05-23 12:49:16 +020031/* 82559 SCB status word defnitions */
Wolfgang Denkc570b2f2005-09-26 01:06:33 +020032#define SCB_STATUS_CX 0x8000 /* CU finished command (transmit) */
33#define SCB_STATUS_FR 0x4000 /* frame received */
34#define SCB_STATUS_CNA 0x2000 /* CU left active state */
35#define SCB_STATUS_RNR 0x1000 /* receiver left ready state */
36#define SCB_STATUS_MDI 0x0800 /* MDI read/write cycle done */
37#define SCB_STATUS_SWI 0x0400 /* software generated interrupt */
38#define SCB_STATUS_FCP 0x0100 /* flow control pause interrupt */
wdenk1df49e22002-09-17 21:37:55 +000039
Wolfgang Denkc570b2f2005-09-26 01:06:33 +020040#define SCB_INTACK_MASK 0xFD00 /* all the above */
wdenk1df49e22002-09-17 21:37:55 +000041
Wolfgang Denkc570b2f2005-09-26 01:06:33 +020042#define SCB_INTACK_TX (SCB_STATUS_CX | SCB_STATUS_CNA)
43#define SCB_INTACK_RX (SCB_STATUS_FR | SCB_STATUS_RNR)
wdenk1df49e22002-09-17 21:37:55 +000044
Marek Vasutaba283d2020-05-23 12:49:16 +020045/* System control block commands */
wdenk1df49e22002-09-17 21:37:55 +000046/* CU Commands */
Wolfgang Denkc570b2f2005-09-26 01:06:33 +020047#define CU_NOP 0x0000
48#define CU_START 0x0010
49#define CU_RESUME 0x0020
50#define CU_STATSADDR 0x0040 /* Load Dump Statistics ctrs addr */
51#define CU_SHOWSTATS 0x0050 /* Dump statistics counters. */
52#define CU_ADDR_LOAD 0x0060 /* Base address to add to CU commands */
53#define CU_DUMPSTATS 0x0070 /* Dump then reset stats counters. */
wdenk1df49e22002-09-17 21:37:55 +000054
55/* RUC Commands */
Wolfgang Denkc570b2f2005-09-26 01:06:33 +020056#define RUC_NOP 0x0000
57#define RUC_START 0x0001
58#define RUC_RESUME 0x0002
59#define RUC_ABORT 0x0004
60#define RUC_ADDR_LOAD 0x0006 /* (seems not to clear on acceptance) */
61#define RUC_RESUMENR 0x0007
wdenk1df49e22002-09-17 21:37:55 +000062
Wolfgang Denkc570b2f2005-09-26 01:06:33 +020063#define CU_CMD_MASK 0x00f0
64#define RU_CMD_MASK 0x0007
wdenk1df49e22002-09-17 21:37:55 +000065
Wolfgang Denkc570b2f2005-09-26 01:06:33 +020066#define SCB_M 0x0100 /* 0 = enable interrupt, 1 = disable */
67#define SCB_SWI 0x0200 /* 1 - cause device to interrupt */
wdenk1df49e22002-09-17 21:37:55 +000068
Wolfgang Denkc570b2f2005-09-26 01:06:33 +020069#define CU_STATUS_MASK 0x00C0
70#define RU_STATUS_MASK 0x003C
wdenk1df49e22002-09-17 21:37:55 +000071
Marek Vasutdb9f1812020-05-23 13:17:03 +020072#define RU_STATUS_IDLE (0 << 2)
73#define RU_STATUS_SUS (1 << 2)
74#define RU_STATUS_NORES (2 << 2)
75#define RU_STATUS_READY (4 << 2)
76#define RU_STATUS_NO_RBDS_SUS ((1 << 2) | (8 << 2))
77#define RU_STATUS_NO_RBDS_NORES ((2 << 2) | (8 << 2))
78#define RU_STATUS_NO_RBDS_READY ((4 << 2) | (8 << 2))
wdenk1df49e22002-09-17 21:37:55 +000079
Marek Vasutaba283d2020-05-23 12:49:16 +020080/* 82559 Port interface commands. */
wdenk1df49e22002-09-17 21:37:55 +000081#define I82559_RESET 0x00000000 /* Software reset */
82#define I82559_SELFTEST 0x00000001 /* 82559 Selftest command */
83#define I82559_SELECTIVE_RESET 0x00000002
84#define I82559_DUMP 0x00000003
85#define I82559_DUMP_WAKEUP 0x00000007
86
Marek Vasutaba283d2020-05-23 12:49:16 +020087/* 82559 Eeprom interface. */
wdenk1df49e22002-09-17 21:37:55 +000088#define EE_SHIFT_CLK 0x01 /* EEPROM shift clock. */
89#define EE_CS 0x02 /* EEPROM chip select. */
90#define EE_DATA_WRITE 0x04 /* EEPROM chip data in. */
91#define EE_WRITE_0 0x01
92#define EE_WRITE_1 0x05
93#define EE_DATA_READ 0x08 /* EEPROM chip data out. */
94#define EE_ENB (0x4800 | EE_CS)
95#define EE_CMD_BITS 3
96#define EE_DATA_BITS 16
97
Marek Vasutaba283d2020-05-23 12:49:16 +020098/* The EEPROM commands include the alway-set leading bit. */
Marek Vasuta6c06ec2020-05-23 16:23:28 +020099#define EE_EWENB_CMD(addr_len) (4 << (addr_len))
100#define EE_WRITE_CMD(addr_len) (5 << (addr_len))
101#define EE_READ_CMD(addr_len) (6 << (addr_len))
102#define EE_ERASE_CMD(addr_len) (7 << (addr_len))
wdenk1df49e22002-09-17 21:37:55 +0000103
Marek Vasutaba283d2020-05-23 12:49:16 +0200104/* Receive frame descriptors. */
Marek Vasutf3878f52020-05-23 13:52:50 +0200105struct eepro100_rxfd {
Marek Vasutd47cf872020-05-23 15:02:47 +0200106 u16 status;
107 u16 control;
108 u32 link; /* struct eepro100_rxfd * */
109 u32 rx_buf_addr; /* void * */
110 u32 count;
wdenk1df49e22002-09-17 21:37:55 +0000111
Marek Vasutd47cf872020-05-23 15:02:47 +0200112 u8 data[PKTSIZE_ALIGN];
wdenk1df49e22002-09-17 21:37:55 +0000113};
114
115#define RFD_STATUS_C 0x8000 /* completion of received frame */
Wolfgang Denkc570b2f2005-09-26 01:06:33 +0200116#define RFD_STATUS_OK 0x2000 /* frame received with no errors */
wdenk1df49e22002-09-17 21:37:55 +0000117
Wolfgang Denkc570b2f2005-09-26 01:06:33 +0200118#define RFD_CONTROL_EL 0x8000 /* 1=last RFD in RFA */
119#define RFD_CONTROL_S 0x4000 /* 1=suspend RU after receiving frame */
120#define RFD_CONTROL_H 0x0010 /* 1=RFD is a header RFD */
121#define RFD_CONTROL_SF 0x0008 /* 0=simplified, 1=flexible mode */
wdenk1df49e22002-09-17 21:37:55 +0000122
Wolfgang Denkc570b2f2005-09-26 01:06:33 +0200123#define RFD_COUNT_MASK 0x3fff
124#define RFD_COUNT_F 0x4000
125#define RFD_COUNT_EOF 0x8000
wdenk1df49e22002-09-17 21:37:55 +0000126
Wolfgang Denkc570b2f2005-09-26 01:06:33 +0200127#define RFD_RX_CRC 0x0800 /* crc error */
128#define RFD_RX_ALIGNMENT 0x0400 /* alignment error */
129#define RFD_RX_RESOURCE 0x0200 /* out of space, no resources */
130#define RFD_RX_DMA_OVER 0x0100 /* DMA overrun */
131#define RFD_RX_SHORT 0x0080 /* short frame error */
132#define RFD_RX_LENGTH 0x0020
133#define RFD_RX_ERROR 0x0010 /* receive error */
134#define RFD_RX_NO_ADR_MATCH 0x0004 /* no address match */
135#define RFD_RX_IA_MATCH 0x0002 /* individual address does not match */
136#define RFD_RX_TCO 0x0001 /* TCO indication */
wdenk1df49e22002-09-17 21:37:55 +0000137
Marek Vasutaba283d2020-05-23 12:49:16 +0200138/* Transmit frame descriptors */
Marek Vasutd47cf872020-05-23 15:02:47 +0200139struct eepro100_txfd { /* Transmit frame descriptor set. */
140 u16 status;
141 u16 command;
142 u32 link; /* void * */
143 u32 tx_desc_addr; /* Always points to the tx_buf_addr element. */
144 s32 count;
wdenk1df49e22002-09-17 21:37:55 +0000145
Marek Vasutd47cf872020-05-23 15:02:47 +0200146 u32 tx_buf_addr0; /* void *, frame to be transmitted. */
147 s32 tx_buf_size0; /* Length of Tx frame. */
148 u32 tx_buf_addr1; /* void *, frame to be transmitted. */
149 s32 tx_buf_size1; /* Length of Tx frame. */
wdenk1df49e22002-09-17 21:37:55 +0000150};
151
Marek Vasutf3878f52020-05-23 13:52:50 +0200152#define TXCB_CMD_TRANSMIT 0x0004 /* transmit command */
153#define TXCB_CMD_SF 0x0008 /* 0=simplified, 1=flexible mode */
154#define TXCB_CMD_NC 0x0010 /* 0=CRC insert by controller */
155#define TXCB_CMD_I 0x2000 /* generate interrupt on completion */
156#define TXCB_CMD_S 0x4000 /* suspend on completion */
157#define TXCB_CMD_EL 0x8000 /* last command block in CBL */
wdenk1df49e22002-09-17 21:37:55 +0000158
Marek Vasutf3878f52020-05-23 13:52:50 +0200159#define TXCB_COUNT_MASK 0x3fff
160#define TXCB_COUNT_EOF 0x8000
wdenk1df49e22002-09-17 21:37:55 +0000161
Marek Vasutaba283d2020-05-23 12:49:16 +0200162/* The Speedo3 Rx and Tx frame/buffer descriptors. */
Marek Vasutd47cf872020-05-23 15:02:47 +0200163struct descriptor { /* A generic descriptor. */
164 u16 status;
165 u16 command;
166 u32 link; /* struct descriptor * */
wdenk1df49e22002-09-17 21:37:55 +0000167
168 unsigned char params[0];
169};
170
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_CMD_EL 0x8000
172#define CONFIG_SYS_CMD_SUSPEND 0x4000
173#define CONFIG_SYS_CMD_INT 0x2000
174#define CONFIG_SYS_CMD_IAS 0x0001 /* individual address setup */
175#define CONFIG_SYS_CMD_CONFIGURE 0x0002 /* configure */
wdenk1df49e22002-09-17 21:37:55 +0000176
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_STATUS_C 0x8000
178#define CONFIG_SYS_STATUS_OK 0x2000
wdenk1df49e22002-09-17 21:37:55 +0000179
Marek Vasutaba283d2020-05-23 12:49:16 +0200180/* Misc. */
Wolfgang Denkc570b2f2005-09-26 01:06:33 +0200181#define NUM_RX_DESC PKTBUFSRX
Marek Vasutaba283d2020-05-23 12:49:16 +0200182#define NUM_TX_DESC 1 /* Number of TX descriptors */
wdenk1df49e22002-09-17 21:37:55 +0000183
184#define TOUT_LOOP 1000000
185
Marek Vasutf3878f52020-05-23 13:52:50 +0200186static struct eepro100_rxfd rx_ring[NUM_RX_DESC]; /* RX descriptor ring */
187static struct eepro100_txfd tx_ring[NUM_TX_DESC]; /* TX descriptor ring */
wdenk1df49e22002-09-17 21:37:55 +0000188static int rx_next; /* RX descriptor ring pointer */
189static int tx_next; /* TX descriptor ring pointer */
190static int tx_threshold;
191
192/*
193 * The parameters for a CmdConfigure operation.
194 * There are so many options that it would be difficult to document
195 * each bit. We mostly use the default or recommended settings.
196 */
wdenk1df49e22002-09-17 21:37:55 +0000197static const char i82558_config_cmd[] = {
198 22, 0x08, 0, 1, 0, 0, 0x22, 0x03, 1, /* 1=Use MII 0=Use AUI */
199 0, 0x2E, 0, 0x60, 0x08, 0x88,
200 0x68, 0, 0x40, 0xf2, 0x84, /* Disable FC */
201 0x31, 0x05,
202};
203
Marek Vasutbd159c62020-05-23 16:49:07 +0200204struct eepro100_priv {
205 struct eth_device dev;
Marek Vasut389da972020-05-23 17:10:03 +0200206 pci_dev_t devno;
207 char *name;
208 void __iomem *iobase;
209 u8 *enetaddr;
Marek Vasutbd159c62020-05-23 16:49:07 +0200210};
211
Wolfgang Denk03b00402014-10-21 15:23:32 +0200212#if defined(CONFIG_E500)
Marek Vasutfa9e1212020-05-23 16:38:41 +0200213#define bus_to_phys(dev, a) (a)
214#define phys_to_bus(dev, a) (a)
wdenk42d1f032003-10-15 23:53:47 +0000215#else
Marek Vasutfa9e1212020-05-23 16:38:41 +0200216#define bus_to_phys(dev, a) pci_mem_to_phys((dev), (a))
217#define phys_to_bus(dev, a) pci_phys_to_mem((dev), (a))
wdenk42d1f032003-10-15 23:53:47 +0000218#endif
wdenk1df49e22002-09-17 21:37:55 +0000219
Marek Vasut389da972020-05-23 17:10:03 +0200220static int INW(struct eepro100_priv *priv, u_long addr)
wdenk1df49e22002-09-17 21:37:55 +0000221{
Marek Vasut389da972020-05-23 17:10:03 +0200222 return le16_to_cpu(readw(addr + priv->iobase));
wdenk1df49e22002-09-17 21:37:55 +0000223}
224
Marek Vasut389da972020-05-23 17:10:03 +0200225static void OUTW(struct eepro100_priv *priv, int command, u_long addr)
wdenk1df49e22002-09-17 21:37:55 +0000226{
Marek Vasut389da972020-05-23 17:10:03 +0200227 writew(cpu_to_le16(command), addr + priv->iobase);
wdenk1df49e22002-09-17 21:37:55 +0000228}
229
Marek Vasut389da972020-05-23 17:10:03 +0200230static void OUTL(struct eepro100_priv *priv, int command, u_long addr)
wdenk1df49e22002-09-17 21:37:55 +0000231{
Marek Vasut389da972020-05-23 17:10:03 +0200232 writel(cpu_to_le32(command), addr + priv->iobase);
wdenk1df49e22002-09-17 21:37:55 +0000233}
234
Jon Loeliger07d38a12007-07-09 17:30:01 -0500235#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
Marek Vasut389da972020-05-23 17:10:03 +0200236static int INL(struct eepro100_priv *priv, u_long addr)
Wolfgang Denka9127332005-09-26 00:39:59 +0200237{
Marek Vasut389da972020-05-23 17:10:03 +0200238 return le32_to_cpu(readl(addr + priv->iobase));
Wolfgang Denka9127332005-09-26 00:39:59 +0200239}
240
Marek Vasut389da972020-05-23 17:10:03 +0200241static int get_phyreg(struct eepro100_priv *priv, unsigned char addr,
Marek Vasut773af832020-05-23 13:21:43 +0200242 unsigned char reg, unsigned short *value)
Wolfgang Denka9127332005-09-26 00:39:59 +0200243{
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200244 int timeout = 50;
Marek Vasut389da972020-05-23 17:10:03 +0200245 int cmd;
Wolfgang Denka9127332005-09-26 00:39:59 +0200246
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200247 /* read requested data */
248 cmd = (2 << 26) | ((addr & 0x1f) << 21) | ((reg & 0x1f) << 16);
Marek Vasut389da972020-05-23 17:10:03 +0200249 OUTL(priv, cmd, SCB_CTRL_MDI);
Wolfgang Denkc570b2f2005-09-26 01:06:33 +0200250
Wolfgang Denka9127332005-09-26 00:39:59 +0200251 do {
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200252 udelay(1000);
Marek Vasut389da972020-05-23 17:10:03 +0200253 cmd = INL(priv, SCB_CTRL_MDI);
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200254 } while (!(cmd & (1 << 28)) && (--timeout));
255
256 if (timeout == 0)
257 return -1;
Wolfgang Denka9127332005-09-26 00:39:59 +0200258
Marek Vasutdb9f1812020-05-23 13:17:03 +0200259 *value = (unsigned short)(cmd & 0xffff);
Wolfgang Denkc570b2f2005-09-26 01:06:33 +0200260
Wolfgang Denka9127332005-09-26 00:39:59 +0200261 return 0;
262}
263
Marek Vasut389da972020-05-23 17:10:03 +0200264static int set_phyreg(struct eepro100_priv *priv, unsigned char addr,
Marek Vasut773af832020-05-23 13:21:43 +0200265 unsigned char reg, unsigned short value)
Wolfgang Denka9127332005-09-26 00:39:59 +0200266{
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200267 int timeout = 50;
Marek Vasut389da972020-05-23 17:10:03 +0200268 int cmd;
Wolfgang Denka9127332005-09-26 00:39:59 +0200269
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200270 /* write requested data */
271 cmd = (1 << 26) | ((addr & 0x1f) << 21) | ((reg & 0x1f) << 16);
Marek Vasut389da972020-05-23 17:10:03 +0200272 OUTL(priv, cmd | value, SCB_CTRL_MDI);
Wolfgang Denka9127332005-09-26 00:39:59 +0200273
Marek Vasut389da972020-05-23 17:10:03 +0200274 while (!(INL(priv, SCB_CTRL_MDI) & (1 << 28)) && (--timeout))
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200275 udelay(1000);
276
277 if (timeout == 0)
278 return -1;
Wolfgang Denka9127332005-09-26 00:39:59 +0200279
280 return 0;
281}
Wolfgang Denka9127332005-09-26 00:39:59 +0200282
Marek Vasutaba283d2020-05-23 12:49:16 +0200283/*
284 * Check if given phyaddr is valid, i.e. there is a PHY connected.
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200285 * Do this by checking model value field from ID2 register.
286 */
Marek Vasut389da972020-05-23 17:10:03 +0200287static int verify_phyaddr(struct eepro100_priv *priv, unsigned char addr)
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200288{
Marek Vasut389da972020-05-23 17:10:03 +0200289 unsigned short value, model;
290 int ret;
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200291
292 /* read id2 register */
Marek Vasut389da972020-05-23 17:10:03 +0200293 ret = get_phyreg(priv, addr, MII_PHYSID2, &value);
294 if (ret) {
295 printf("%s: mii read timeout!\n", priv->name);
296 return ret;
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200297 }
298
299 /* get model */
Marek Vasut389da972020-05-23 17:10:03 +0200300 model = (value >> 4) & 0x003f;
301 if (!model) {
302 printf("%s: no PHY at address %d\n", priv->name, addr);
303 return -EINVAL;
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200304 }
305
Marek Vasut389da972020-05-23 17:10:03 +0200306 return 0;
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200307}
308
Joe Hershberger5a49f172016-08-08 11:28:38 -0500309static int eepro100_miiphy_read(struct mii_dev *bus, int addr, int devad,
310 int reg)
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200311{
Marek Vasut39daab22020-05-23 17:55:50 +0200312 struct eepro100_priv *priv = bus->priv;
Joe Hershberger5a49f172016-08-08 11:28:38 -0500313 unsigned short value = 0;
Marek Vasut389da972020-05-23 17:10:03 +0200314 int ret;
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200315
Marek Vasut389da972020-05-23 17:10:03 +0200316 ret = verify_phyaddr(priv, addr);
317 if (ret)
318 return ret;
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200319
Marek Vasut389da972020-05-23 17:10:03 +0200320 ret = get_phyreg(priv, addr, reg, &value);
321 if (ret) {
Joe Hershberger5a49f172016-08-08 11:28:38 -0500322 printf("%s: mii read timeout!\n", bus->name);
Marek Vasut389da972020-05-23 17:10:03 +0200323 return ret;
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200324 }
325
Joe Hershberger5a49f172016-08-08 11:28:38 -0500326 return value;
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200327}
328
Joe Hershberger5a49f172016-08-08 11:28:38 -0500329static int eepro100_miiphy_write(struct mii_dev *bus, int addr, int devad,
330 int reg, u16 value)
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200331{
Marek Vasut39daab22020-05-23 17:55:50 +0200332 struct eepro100_priv *priv = bus->priv;
Marek Vasut389da972020-05-23 17:10:03 +0200333 int ret;
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200334
Marek Vasut389da972020-05-23 17:10:03 +0200335 ret = verify_phyaddr(priv, addr);
336 if (ret)
337 return ret;
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200338
Marek Vasut389da972020-05-23 17:10:03 +0200339 ret = set_phyreg(priv, addr, reg, value);
340 if (ret) {
Joe Hershberger5a49f172016-08-08 11:28:38 -0500341 printf("%s: mii write timeout!\n", bus->name);
Marek Vasut389da972020-05-23 17:10:03 +0200342 return ret;
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200343 }
344
345 return 0;
346}
Jon Loeliger07d38a12007-07-09 17:30:01 -0500347#endif
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200348
Marek Vasut389da972020-05-23 17:10:03 +0200349static void init_rx_ring(struct eepro100_priv *priv)
Marek Vasut047a8002020-05-23 15:07:30 +0200350{
351 int i;
352
353 for (i = 0; i < NUM_RX_DESC; i++) {
354 rx_ring[i].status = 0;
355 rx_ring[i].control = (i == NUM_RX_DESC - 1) ?
356 cpu_to_le16 (RFD_CONTROL_S) : 0;
357 rx_ring[i].link =
Marek Vasut389da972020-05-23 17:10:03 +0200358 cpu_to_le32(phys_to_bus(priv->devno,
Marek Vasutfa9e1212020-05-23 16:38:41 +0200359 (u32)&rx_ring[(i + 1) %
Marek Vasut047a8002020-05-23 15:07:30 +0200360 NUM_RX_DESC]));
361 rx_ring[i].rx_buf_addr = 0xffffffff;
362 rx_ring[i].count = cpu_to_le32(PKTSIZE_ALIGN << 16);
363 }
364
365 flush_dcache_range((unsigned long)rx_ring,
366 (unsigned long)rx_ring +
367 (sizeof(*rx_ring) * NUM_RX_DESC));
368
369 rx_next = 0;
370}
371
Marek Vasut389da972020-05-23 17:10:03 +0200372static void purge_tx_ring(struct eepro100_priv *priv)
Marek Vasut047a8002020-05-23 15:07:30 +0200373{
374 tx_next = 0;
375 tx_threshold = 0x01208000;
376 memset(tx_ring, 0, sizeof(*tx_ring) * NUM_TX_DESC);
377
378 flush_dcache_range((unsigned long)tx_ring,
379 (unsigned long)tx_ring +
380 (sizeof(*tx_ring) * NUM_TX_DESC));
381}
382
Marek Vasutaba283d2020-05-23 12:49:16 +0200383/* Wait for the chip get the command. */
Marek Vasut389da972020-05-23 17:10:03 +0200384static int wait_for_eepro100(struct eepro100_priv *priv)
wdenk1df49e22002-09-17 21:37:55 +0000385{
386 int i;
387
Marek Vasut389da972020-05-23 17:10:03 +0200388 for (i = 0; INW(priv, SCB_CMD) & (CU_CMD_MASK | RU_CMD_MASK); i++) {
Marek Vasut9b12ff92020-05-23 13:20:14 +0200389 if (i >= TOUT_LOOP)
wdenk1df49e22002-09-17 21:37:55 +0000390 return 0;
wdenk1df49e22002-09-17 21:37:55 +0000391 }
392
393 return 1;
394}
395
Marek Vasut389da972020-05-23 17:10:03 +0200396static int eepro100_txcmd_send(struct eepro100_priv *priv,
Marek Vasut95655b92020-05-23 14:30:31 +0200397 struct eepro100_txfd *desc)
398{
399 u16 rstat;
400 int i = 0;
401
Marek Vasut5116aae2020-05-23 14:55:26 +0200402 flush_dcache_range((unsigned long)desc,
403 (unsigned long)desc + sizeof(*desc));
404
Marek Vasut389da972020-05-23 17:10:03 +0200405 if (!wait_for_eepro100(priv))
Marek Vasut95655b92020-05-23 14:30:31 +0200406 return -ETIMEDOUT;
407
Marek Vasut389da972020-05-23 17:10:03 +0200408 OUTL(priv, phys_to_bus(priv->devno, (u32)desc), SCB_POINTER);
409 OUTW(priv, SCB_M | CU_START, SCB_CMD);
Marek Vasut95655b92020-05-23 14:30:31 +0200410
411 while (true) {
Marek Vasut5116aae2020-05-23 14:55:26 +0200412 invalidate_dcache_range((unsigned long)desc,
413 (unsigned long)desc + sizeof(*desc));
Marek Vasut95655b92020-05-23 14:30:31 +0200414 rstat = le16_to_cpu(desc->status);
415 if (rstat & CONFIG_SYS_STATUS_C)
416 break;
417
418 if (i++ >= TOUT_LOOP) {
Marek Vasut389da972020-05-23 17:10:03 +0200419 printf("%s: Tx error buffer not ready\n", priv->name);
Marek Vasut95655b92020-05-23 14:30:31 +0200420 return -EINVAL;
421 }
422 }
423
Marek Vasut5116aae2020-05-23 14:55:26 +0200424 invalidate_dcache_range((unsigned long)desc,
425 (unsigned long)desc + sizeof(*desc));
Marek Vasut95655b92020-05-23 14:30:31 +0200426 rstat = le16_to_cpu(desc->status);
427
428 if (!(rstat & CONFIG_SYS_STATUS_OK)) {
429 printf("TX error status = 0x%08X\n", rstat);
430 return -EIO;
431 }
432
433 return 0;
434}
435
Marek Vasut047a8002020-05-23 15:07:30 +0200436/* SROM Read. */
Marek Vasut389da972020-05-23 17:10:03 +0200437static int read_eeprom(struct eepro100_priv *priv, int location, int addr_len)
Marek Vasut047a8002020-05-23 15:07:30 +0200438{
439 unsigned short retval = 0;
Marek Vasuta6c06ec2020-05-23 16:23:28 +0200440 int read_cmd = location | EE_READ_CMD(addr_len);
Marek Vasut047a8002020-05-23 15:07:30 +0200441 int i;
442
Marek Vasut389da972020-05-23 17:10:03 +0200443 OUTW(priv, EE_ENB & ~EE_CS, SCB_EEPROM);
444 OUTW(priv, EE_ENB, SCB_EEPROM);
Marek Vasut047a8002020-05-23 15:07:30 +0200445
446 /* Shift the read command bits out. */
447 for (i = 12; i >= 0; i--) {
448 short dataval = (read_cmd & (1 << i)) ? EE_DATA_WRITE : 0;
449
Marek Vasut389da972020-05-23 17:10:03 +0200450 OUTW(priv, EE_ENB | dataval, SCB_EEPROM);
Marek Vasut047a8002020-05-23 15:07:30 +0200451 udelay(1);
Marek Vasut389da972020-05-23 17:10:03 +0200452 OUTW(priv, EE_ENB | dataval | EE_SHIFT_CLK, SCB_EEPROM);
Marek Vasut047a8002020-05-23 15:07:30 +0200453 udelay(1);
454 }
Marek Vasut389da972020-05-23 17:10:03 +0200455 OUTW(priv, EE_ENB, SCB_EEPROM);
Marek Vasut047a8002020-05-23 15:07:30 +0200456
457 for (i = 15; i >= 0; i--) {
Marek Vasut389da972020-05-23 17:10:03 +0200458 OUTW(priv, EE_ENB | EE_SHIFT_CLK, SCB_EEPROM);
Marek Vasut047a8002020-05-23 15:07:30 +0200459 udelay(1);
460 retval = (retval << 1) |
Marek Vasut389da972020-05-23 17:10:03 +0200461 !!(INW(priv, SCB_EEPROM) & EE_DATA_READ);
462 OUTW(priv, EE_ENB, SCB_EEPROM);
Marek Vasut047a8002020-05-23 15:07:30 +0200463 udelay(1);
464 }
465
466 /* Terminate the EEPROM access. */
Marek Vasut389da972020-05-23 17:10:03 +0200467 OUTW(priv, EE_ENB & ~EE_CS, SCB_EEPROM);
Marek Vasut047a8002020-05-23 15:07:30 +0200468 return retval;
469}
470
Marek Vasut66fed732020-05-23 16:20:25 +0200471#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
Marek Vasut389da972020-05-23 17:10:03 +0200472static int eepro100_initialize_mii(struct eepro100_priv *priv)
Marek Vasut66fed732020-05-23 16:20:25 +0200473{
474 /* register mii command access routines */
475 struct mii_dev *mdiodev;
476 int ret;
477
478 mdiodev = mdio_alloc();
479 if (!mdiodev)
480 return -ENOMEM;
481
Marek Vasut389da972020-05-23 17:10:03 +0200482 strncpy(mdiodev->name, priv->name, MDIO_NAME_LEN);
Marek Vasut66fed732020-05-23 16:20:25 +0200483 mdiodev->read = eepro100_miiphy_read;
484 mdiodev->write = eepro100_miiphy_write;
Marek Vasut39daab22020-05-23 17:55:50 +0200485 mdiodev->priv = priv;
Marek Vasut66fed732020-05-23 16:20:25 +0200486
487 ret = mdio_register(mdiodev);
488 if (ret < 0) {
489 mdio_free(mdiodev);
490 return ret;
491 }
492
493 return 0;
494}
495#else
Marek Vasut389da972020-05-23 17:10:03 +0200496static int eepro100_initialize_mii(struct eepro100_priv *priv)
Marek Vasut66fed732020-05-23 16:20:25 +0200497{
498 return 0;
499}
500#endif
501
Marek Vasut047a8002020-05-23 15:07:30 +0200502static struct pci_device_id supported[] = {
Marek Vasut3a156842020-05-23 15:11:30 +0200503 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82557) },
504 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82559) },
505 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82559ER) },
506 { }
Marek Vasut047a8002020-05-23 15:07:30 +0200507};
508
Marek Vasut389da972020-05-23 17:10:03 +0200509static void read_hw_addr(struct eepro100_priv *priv, bd_t *bis)
Marek Vasut047a8002020-05-23 15:07:30 +0200510{
511 u16 sum = 0;
512 int i, j;
Marek Vasut389da972020-05-23 17:10:03 +0200513 int addr_len = read_eeprom(priv, 0, 6) == 0xffff ? 8 : 6;
Marek Vasut047a8002020-05-23 15:07:30 +0200514
515 for (j = 0, i = 0; i < 0x40; i++) {
Marek Vasut389da972020-05-23 17:10:03 +0200516 u16 value = read_eeprom(priv, i, addr_len);
Marek Vasut047a8002020-05-23 15:07:30 +0200517
518 sum += value;
519 if (i < 3) {
Marek Vasut389da972020-05-23 17:10:03 +0200520 priv->enetaddr[j++] = value;
521 priv->enetaddr[j++] = value >> 8;
Marek Vasut047a8002020-05-23 15:07:30 +0200522 }
523 }
524
525 if (sum != 0xBABA) {
Marek Vasut389da972020-05-23 17:10:03 +0200526 memset(priv->enetaddr, 0, ETH_ALEN);
Marek Vasut047a8002020-05-23 15:07:30 +0200527 debug("%s: Invalid EEPROM checksum %#4.4x, check settings before activating this device!\n",
Marek Vasut389da972020-05-23 17:10:03 +0200528 priv->name, sum);
Marek Vasut047a8002020-05-23 15:07:30 +0200529 }
530}
531
Marek Vasut7a308732020-05-23 13:23:13 +0200532static int eepro100_init(struct eth_device *dev, bd_t *bis)
wdenk1df49e22002-09-17 21:37:55 +0000533{
Marek Vasut389da972020-05-23 17:10:03 +0200534 struct eepro100_priv *priv =
535 container_of(dev, struct eepro100_priv, dev);
Marek Vasut95655b92020-05-23 14:30:31 +0200536 struct eepro100_txfd *ias_cmd, *cfg_cmd;
537 int ret, status = -1;
wdenk1df49e22002-09-17 21:37:55 +0000538 int tx_cur;
wdenk1df49e22002-09-17 21:37:55 +0000539
Marek Vasutaba283d2020-05-23 12:49:16 +0200540 /* Reset the ethernet controller */
Marek Vasut389da972020-05-23 17:10:03 +0200541 OUTL(priv, I82559_SELECTIVE_RESET, SCB_PORT);
Simon Glass07e11142020-05-10 11:40:10 -0600542 udelay(20);
wdenk1df49e22002-09-17 21:37:55 +0000543
Marek Vasut389da972020-05-23 17:10:03 +0200544 OUTL(priv, I82559_RESET, SCB_PORT);
Simon Glass07e11142020-05-10 11:40:10 -0600545 udelay(20);
wdenk1df49e22002-09-17 21:37:55 +0000546
Marek Vasut389da972020-05-23 17:10:03 +0200547 if (!wait_for_eepro100(priv)) {
Marek Vasutdb9f1812020-05-23 13:17:03 +0200548 printf("Error: Can not reset ethernet controller.\n");
Marek Vasutf3878f52020-05-23 13:52:50 +0200549 goto done;
wdenk1df49e22002-09-17 21:37:55 +0000550 }
Marek Vasut389da972020-05-23 17:10:03 +0200551 OUTL(priv, 0, SCB_POINTER);
552 OUTW(priv, SCB_M | RUC_ADDR_LOAD, SCB_CMD);
wdenk1df49e22002-09-17 21:37:55 +0000553
Marek Vasut389da972020-05-23 17:10:03 +0200554 if (!wait_for_eepro100(priv)) {
Marek Vasutdb9f1812020-05-23 13:17:03 +0200555 printf("Error: Can not reset ethernet controller.\n");
Marek Vasutf3878f52020-05-23 13:52:50 +0200556 goto done;
wdenk1df49e22002-09-17 21:37:55 +0000557 }
Marek Vasut389da972020-05-23 17:10:03 +0200558 OUTL(priv, 0, SCB_POINTER);
559 OUTW(priv, SCB_M | CU_ADDR_LOAD, SCB_CMD);
wdenk1df49e22002-09-17 21:37:55 +0000560
Marek Vasutaba283d2020-05-23 12:49:16 +0200561 /* Initialize Rx and Tx rings. */
Marek Vasut389da972020-05-23 17:10:03 +0200562 init_rx_ring(priv);
563 purge_tx_ring(priv);
wdenk1df49e22002-09-17 21:37:55 +0000564
Marek Vasutaba283d2020-05-23 12:49:16 +0200565 /* Tell the adapter where the RX ring is located. */
Marek Vasut389da972020-05-23 17:10:03 +0200566 if (!wait_for_eepro100(priv)) {
Marek Vasutdb9f1812020-05-23 13:17:03 +0200567 printf("Error: Can not reset ethernet controller.\n");
Marek Vasutf3878f52020-05-23 13:52:50 +0200568 goto done;
wdenk1df49e22002-09-17 21:37:55 +0000569 }
570
Marek Vasut5116aae2020-05-23 14:55:26 +0200571 /* RX ring cache was already flushed in init_rx_ring() */
Marek Vasut389da972020-05-23 17:10:03 +0200572 OUTL(priv, phys_to_bus(priv->devno, (u32)&rx_ring[rx_next]),
Marek Vasutfa9e1212020-05-23 16:38:41 +0200573 SCB_POINTER);
Marek Vasut389da972020-05-23 17:10:03 +0200574 OUTW(priv, SCB_M | RUC_START, SCB_CMD);
wdenk1df49e22002-09-17 21:37:55 +0000575
576 /* Send the Configure frame */
577 tx_cur = tx_next;
578 tx_next = ((tx_next + 1) % NUM_TX_DESC);
579
Marek Vasut95655b92020-05-23 14:30:31 +0200580 cfg_cmd = &tx_ring[tx_cur];
Marek Vasutb0131732020-05-23 13:45:41 +0200581 cfg_cmd->command = cpu_to_le16(CONFIG_SYS_CMD_SUSPEND |
582 CONFIG_SYS_CMD_CONFIGURE);
wdenk1df49e22002-09-17 21:37:55 +0000583 cfg_cmd->status = 0;
Marek Vasut389da972020-05-23 17:10:03 +0200584 cfg_cmd->link = cpu_to_le32(phys_to_bus(priv->devno,
Marek Vasutfa9e1212020-05-23 16:38:41 +0200585 (u32)&tx_ring[tx_next]));
wdenk1df49e22002-09-17 21:37:55 +0000586
Marek Vasut95655b92020-05-23 14:30:31 +0200587 memcpy(((struct descriptor *)cfg_cmd)->params, i82558_config_cmd,
Marek Vasut773af832020-05-23 13:21:43 +0200588 sizeof(i82558_config_cmd));
wdenk1df49e22002-09-17 21:37:55 +0000589
Marek Vasut389da972020-05-23 17:10:03 +0200590 ret = eepro100_txcmd_send(priv, cfg_cmd);
Marek Vasut95655b92020-05-23 14:30:31 +0200591 if (ret) {
592 if (ret == -ETIMEDOUT)
593 printf("Error---CONFIG_SYS_CMD_CONFIGURE: Can not reset ethernet controller.\n");
Marek Vasutf3878f52020-05-23 13:52:50 +0200594 goto done;
wdenk1df49e22002-09-17 21:37:55 +0000595 }
596
Marek Vasutaba283d2020-05-23 12:49:16 +0200597 /* Send the Individual Address Setup frame */
wdenk1df49e22002-09-17 21:37:55 +0000598 tx_cur = tx_next;
599 tx_next = ((tx_next + 1) % NUM_TX_DESC);
600
Marek Vasut95655b92020-05-23 14:30:31 +0200601 ias_cmd = &tx_ring[tx_cur];
Marek Vasutb0131732020-05-23 13:45:41 +0200602 ias_cmd->command = cpu_to_le16(CONFIG_SYS_CMD_SUSPEND |
603 CONFIG_SYS_CMD_IAS);
wdenk1df49e22002-09-17 21:37:55 +0000604 ias_cmd->status = 0;
Marek Vasut389da972020-05-23 17:10:03 +0200605 ias_cmd->link = cpu_to_le32(phys_to_bus(priv->devno,
Marek Vasutfa9e1212020-05-23 16:38:41 +0200606 (u32)&tx_ring[tx_next]));
wdenk1df49e22002-09-17 21:37:55 +0000607
Marek Vasut389da972020-05-23 17:10:03 +0200608 memcpy(((struct descriptor *)ias_cmd)->params, priv->enetaddr, 6);
wdenk1df49e22002-09-17 21:37:55 +0000609
Marek Vasut389da972020-05-23 17:10:03 +0200610 ret = eepro100_txcmd_send(priv, ias_cmd);
Marek Vasut95655b92020-05-23 14:30:31 +0200611 if (ret) {
612 if (ret == -ETIMEDOUT)
613 printf("Error: Can not reset ethernet controller.\n");
Marek Vasutf3878f52020-05-23 13:52:50 +0200614 goto done;
wdenk1df49e22002-09-17 21:37:55 +0000615 }
616
Ben Warren422b1a02008-01-09 18:15:53 -0500617 status = 0;
wdenk1df49e22002-09-17 21:37:55 +0000618
Marek Vasutf3878f52020-05-23 13:52:50 +0200619done:
wdenk1df49e22002-09-17 21:37:55 +0000620 return status;
621}
622
Joe Hershbergerbccbe612012-05-21 14:45:25 +0000623static int eepro100_send(struct eth_device *dev, void *packet, int length)
wdenk1df49e22002-09-17 21:37:55 +0000624{
Marek Vasut389da972020-05-23 17:10:03 +0200625 struct eepro100_priv *priv =
626 container_of(dev, struct eepro100_priv, dev);
Marek Vasut5116aae2020-05-23 14:55:26 +0200627 struct eepro100_txfd *desc;
Marek Vasut95655b92020-05-23 14:30:31 +0200628 int ret, status = -1;
wdenk1df49e22002-09-17 21:37:55 +0000629 int tx_cur;
630
631 if (length <= 0) {
Marek Vasut389da972020-05-23 17:10:03 +0200632 printf("%s: bad packet size: %d\n", priv->name, length);
Marek Vasutf3878f52020-05-23 13:52:50 +0200633 goto done;
wdenk1df49e22002-09-17 21:37:55 +0000634 }
635
636 tx_cur = tx_next;
637 tx_next = (tx_next + 1) % NUM_TX_DESC;
638
Marek Vasut5116aae2020-05-23 14:55:26 +0200639 desc = &tx_ring[tx_cur];
640 desc->command = cpu_to_le16(TXCB_CMD_TRANSMIT | TXCB_CMD_SF |
641 TXCB_CMD_S | TXCB_CMD_EL);
642 desc->status = 0;
643 desc->count = cpu_to_le32(tx_threshold);
Marek Vasut389da972020-05-23 17:10:03 +0200644 desc->link = cpu_to_le32(phys_to_bus(priv->devno,
645 (u32)&tx_ring[tx_next]));
646 desc->tx_desc_addr = cpu_to_le32(phys_to_bus(priv->devno,
Marek Vasutfa9e1212020-05-23 16:38:41 +0200647 (u32)&desc->tx_buf_addr0));
Marek Vasut389da972020-05-23 17:10:03 +0200648 desc->tx_buf_addr0 = cpu_to_le32(phys_to_bus(priv->devno,
Marek Vasutfa9e1212020-05-23 16:38:41 +0200649 (u_long)packet));
Marek Vasut5116aae2020-05-23 14:55:26 +0200650 desc->tx_buf_size0 = cpu_to_le32(length);
wdenk1df49e22002-09-17 21:37:55 +0000651
Marek Vasut389da972020-05-23 17:10:03 +0200652 ret = eepro100_txcmd_send(priv, &tx_ring[tx_cur]);
Marek Vasut95655b92020-05-23 14:30:31 +0200653 if (ret) {
654 if (ret == -ETIMEDOUT)
655 printf("%s: Tx error ethernet controller not ready.\n",
Marek Vasut389da972020-05-23 17:10:03 +0200656 priv->name);
Marek Vasutf3878f52020-05-23 13:52:50 +0200657 goto done;
wdenk1df49e22002-09-17 21:37:55 +0000658 }
659
660 status = length;
661
Marek Vasutf3878f52020-05-23 13:52:50 +0200662done:
wdenk1df49e22002-09-17 21:37:55 +0000663 return status;
664}
665
Marek Vasutdb9f1812020-05-23 13:17:03 +0200666static int eepro100_recv(struct eth_device *dev)
wdenk1df49e22002-09-17 21:37:55 +0000667{
Marek Vasut389da972020-05-23 17:10:03 +0200668 struct eepro100_priv *priv =
669 container_of(dev, struct eepro100_priv, dev);
Marek Vasut5116aae2020-05-23 14:55:26 +0200670 struct eepro100_rxfd *desc;
wdenk1df49e22002-09-17 21:37:55 +0000671 int rx_prev, length = 0;
Marek Vasut5116aae2020-05-23 14:55:26 +0200672 u16 status, stat;
wdenk1df49e22002-09-17 21:37:55 +0000673
Marek Vasut389da972020-05-23 17:10:03 +0200674 stat = INW(priv, SCB_STATUS);
675 OUTW(priv, stat & SCB_STATUS_RNR, SCB_STATUS);
wdenk1df49e22002-09-17 21:37:55 +0000676
677 for (;;) {
Marek Vasut5116aae2020-05-23 14:55:26 +0200678 desc = &rx_ring[rx_next];
679 invalidate_dcache_range((unsigned long)desc,
680 (unsigned long)desc + sizeof(*desc));
681 status = le16_to_cpu(desc->status);
wdenk1df49e22002-09-17 21:37:55 +0000682
Marek Vasut9b12ff92020-05-23 13:20:14 +0200683 if (!(status & RFD_STATUS_C))
wdenk1df49e22002-09-17 21:37:55 +0000684 break;
wdenk1df49e22002-09-17 21:37:55 +0000685
Marek Vasutaba283d2020-05-23 12:49:16 +0200686 /* Valid frame status. */
wdenk1df49e22002-09-17 21:37:55 +0000687 if ((status & RFD_STATUS_OK)) {
Marek Vasutaba283d2020-05-23 12:49:16 +0200688 /* A valid frame received. */
Marek Vasut5116aae2020-05-23 14:55:26 +0200689 length = le32_to_cpu(desc->count) & 0x3fff;
wdenk1df49e22002-09-17 21:37:55 +0000690
Marek Vasutaba283d2020-05-23 12:49:16 +0200691 /* Pass the packet up to the protocol layers. */
Marek Vasut5116aae2020-05-23 14:55:26 +0200692 net_process_received_packet((u8 *)desc->data, length);
wdenk1df49e22002-09-17 21:37:55 +0000693 } else {
Marek Vasutaba283d2020-05-23 12:49:16 +0200694 /* There was an error. */
Marek Vasutdb9f1812020-05-23 13:17:03 +0200695 printf("RX error status = 0x%08X\n", status);
wdenk1df49e22002-09-17 21:37:55 +0000696 }
697
Marek Vasut5116aae2020-05-23 14:55:26 +0200698 desc->control = cpu_to_le16(RFD_CONTROL_S);
699 desc->status = 0;
700 desc->count = cpu_to_le32(PKTSIZE_ALIGN << 16);
701 flush_dcache_range((unsigned long)desc,
702 (unsigned long)desc + sizeof(*desc));
wdenk1df49e22002-09-17 21:37:55 +0000703
704 rx_prev = (rx_next + NUM_RX_DESC - 1) % NUM_RX_DESC;
Marek Vasut5116aae2020-05-23 14:55:26 +0200705 desc = &rx_ring[rx_prev];
706 desc->control = 0;
707 flush_dcache_range((unsigned long)desc,
708 (unsigned long)desc + sizeof(*desc));
wdenk1df49e22002-09-17 21:37:55 +0000709
Marek Vasutaba283d2020-05-23 12:49:16 +0200710 /* Update entry information. */
wdenk1df49e22002-09-17 21:37:55 +0000711 rx_next = (rx_next + 1) % NUM_RX_DESC;
712 }
713
714 if (stat & SCB_STATUS_RNR) {
Marek Vasut389da972020-05-23 17:10:03 +0200715 printf("%s: Receiver is not ready, restart it !\n", priv->name);
wdenk1df49e22002-09-17 21:37:55 +0000716
Marek Vasutaba283d2020-05-23 12:49:16 +0200717 /* Reinitialize Rx ring. */
Marek Vasut389da972020-05-23 17:10:03 +0200718 init_rx_ring(priv);
wdenk1df49e22002-09-17 21:37:55 +0000719
Marek Vasut389da972020-05-23 17:10:03 +0200720 if (!wait_for_eepro100(priv)) {
Marek Vasutdb9f1812020-05-23 13:17:03 +0200721 printf("Error: Can not restart ethernet controller.\n");
Marek Vasutf3878f52020-05-23 13:52:50 +0200722 goto done;
wdenk1df49e22002-09-17 21:37:55 +0000723 }
724
Marek Vasut5116aae2020-05-23 14:55:26 +0200725 /* RX ring cache was already flushed in init_rx_ring() */
Marek Vasut389da972020-05-23 17:10:03 +0200726 OUTL(priv, phys_to_bus(priv->devno,
727 (u32)&rx_ring[rx_next]), SCB_POINTER);
728 OUTW(priv, SCB_M | RUC_START, SCB_CMD);
wdenk1df49e22002-09-17 21:37:55 +0000729 }
730
Marek Vasutf3878f52020-05-23 13:52:50 +0200731done:
wdenk1df49e22002-09-17 21:37:55 +0000732 return length;
733}
734
Marek Vasutdb9f1812020-05-23 13:17:03 +0200735static void eepro100_halt(struct eth_device *dev)
wdenk1df49e22002-09-17 21:37:55 +0000736{
Marek Vasut389da972020-05-23 17:10:03 +0200737 struct eepro100_priv *priv =
738 container_of(dev, struct eepro100_priv, dev);
739
Marek Vasutaba283d2020-05-23 12:49:16 +0200740 /* Reset the ethernet controller */
Marek Vasut389da972020-05-23 17:10:03 +0200741 OUTL(priv, I82559_SELECTIVE_RESET, SCB_PORT);
Simon Glass07e11142020-05-10 11:40:10 -0600742 udelay(20);
wdenk1df49e22002-09-17 21:37:55 +0000743
Marek Vasut389da972020-05-23 17:10:03 +0200744 OUTL(priv, I82559_RESET, SCB_PORT);
Simon Glass07e11142020-05-10 11:40:10 -0600745 udelay(20);
wdenk1df49e22002-09-17 21:37:55 +0000746
Marek Vasut389da972020-05-23 17:10:03 +0200747 if (!wait_for_eepro100(priv)) {
Marek Vasutdb9f1812020-05-23 13:17:03 +0200748 printf("Error: Can not reset ethernet controller.\n");
Marek Vasutf3878f52020-05-23 13:52:50 +0200749 goto done;
wdenk1df49e22002-09-17 21:37:55 +0000750 }
Marek Vasut389da972020-05-23 17:10:03 +0200751 OUTL(priv, 0, SCB_POINTER);
752 OUTW(priv, SCB_M | RUC_ADDR_LOAD, SCB_CMD);
wdenk1df49e22002-09-17 21:37:55 +0000753
Marek Vasut389da972020-05-23 17:10:03 +0200754 if (!wait_for_eepro100(priv)) {
Marek Vasutdb9f1812020-05-23 13:17:03 +0200755 printf("Error: Can not reset ethernet controller.\n");
Marek Vasutf3878f52020-05-23 13:52:50 +0200756 goto done;
wdenk1df49e22002-09-17 21:37:55 +0000757 }
Marek Vasut389da972020-05-23 17:10:03 +0200758 OUTL(priv, 0, SCB_POINTER);
759 OUTW(priv, SCB_M | CU_ADDR_LOAD, SCB_CMD);
wdenk1df49e22002-09-17 21:37:55 +0000760
Marek Vasutf3878f52020-05-23 13:52:50 +0200761done:
wdenk1df49e22002-09-17 21:37:55 +0000762 return;
763}
764
Marek Vasut047a8002020-05-23 15:07:30 +0200765int eepro100_initialize(bd_t *bis)
wdenk1df49e22002-09-17 21:37:55 +0000766{
Marek Vasutbd159c62020-05-23 16:49:07 +0200767 struct eepro100_priv *priv;
Marek Vasut047a8002020-05-23 15:07:30 +0200768 struct eth_device *dev;
Marek Vasut66fed732020-05-23 16:20:25 +0200769 int card_number = 0;
Marek Vasut047a8002020-05-23 15:07:30 +0200770 u32 iobase, status;
Marek Vasut66fed732020-05-23 16:20:25 +0200771 pci_dev_t devno;
Marek Vasut047a8002020-05-23 15:07:30 +0200772 int idx = 0;
Marek Vasut66fed732020-05-23 16:20:25 +0200773 int ret;
wdenk1df49e22002-09-17 21:37:55 +0000774
Marek Vasut047a8002020-05-23 15:07:30 +0200775 while (1) {
776 /* Find PCI device */
777 devno = pci_find_devices(supported, idx++);
778 if (devno < 0)
779 break;
wdenk1df49e22002-09-17 21:37:55 +0000780
Marek Vasut047a8002020-05-23 15:07:30 +0200781 pci_read_config_dword(devno, PCI_BASE_ADDRESS_0, &iobase);
782 iobase &= ~0xf;
wdenk1df49e22002-09-17 21:37:55 +0000783
Marek Vasut047a8002020-05-23 15:07:30 +0200784 debug("eepro100: Intel i82559 PCI EtherExpressPro @0x%x\n",
785 iobase);
wdenk1df49e22002-09-17 21:37:55 +0000786
Marek Vasut047a8002020-05-23 15:07:30 +0200787 pci_write_config_dword(devno, PCI_COMMAND,
788 PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
wdenk1df49e22002-09-17 21:37:55 +0000789
Marek Vasut047a8002020-05-23 15:07:30 +0200790 /* Check if I/O accesses and Bus Mastering are enabled. */
791 pci_read_config_dword(devno, PCI_COMMAND, &status);
792 if (!(status & PCI_COMMAND_MEMORY)) {
793 printf("Error: Can not enable MEM access.\n");
794 continue;
wdenk1df49e22002-09-17 21:37:55 +0000795 }
Marek Vasut047a8002020-05-23 15:07:30 +0200796
797 if (!(status & PCI_COMMAND_MASTER)) {
798 printf("Error: Can not enable Bus Mastering.\n");
799 continue;
800 }
801
Marek Vasutbd159c62020-05-23 16:49:07 +0200802 priv = calloc(1, sizeof(*priv));
803 if (!priv) {
Marek Vasut047a8002020-05-23 15:07:30 +0200804 printf("eepro100: Can not allocate memory\n");
805 break;
806 }
Marek Vasutbd159c62020-05-23 16:49:07 +0200807 dev = &priv->dev;
Marek Vasut047a8002020-05-23 15:07:30 +0200808
809 sprintf(dev->name, "i82559#%d", card_number);
Marek Vasut389da972020-05-23 17:10:03 +0200810 priv->name = dev->name;
811 /* this have to come before bus_to_phys() */
812 priv->devno = devno;
813 priv->iobase = (void __iomem *)bus_to_phys(devno, iobase);
814 priv->enetaddr = dev->enetaddr;
815
Marek Vasut047a8002020-05-23 15:07:30 +0200816 dev->init = eepro100_init;
817 dev->halt = eepro100_halt;
818 dev->send = eepro100_send;
819 dev->recv = eepro100_recv;
820
821 eth_register(dev);
822
Marek Vasut389da972020-05-23 17:10:03 +0200823 ret = eepro100_initialize_mii(priv);
Marek Vasut66fed732020-05-23 16:20:25 +0200824 if (ret) {
825 eth_unregister(dev);
Marek Vasutbd159c62020-05-23 16:49:07 +0200826 free(priv);
Marek Vasut66fed732020-05-23 16:20:25 +0200827 return ret;
828 }
Marek Vasut047a8002020-05-23 15:07:30 +0200829
830 card_number++;
831
832 /* Set the latency timer for value. */
833 pci_write_config_byte(devno, PCI_LATENCY_TIMER, 0x20);
834
835 udelay(10 * 1000);
836
Marek Vasut389da972020-05-23 17:10:03 +0200837 read_hw_addr(priv, bis);
wdenk1df49e22002-09-17 21:37:55 +0000838 }
839
Marek Vasut047a8002020-05-23 15:07:30 +0200840 return card_number;
wdenk1df49e22002-09-17 21:37:55 +0000841}