blob: 0390431601f9fa74b9de796c5432a40ddb7915b7 [file] [log] [blame]
Simon Glass2444dae2015-08-30 16:55:38 -06001if ARCH_ROCKCHIP
2
Heiko Stuebnere9ccb2f2019-07-16 22:18:21 +02003config ROCKCHIP_PX30
4 bool "Support Rockchip PX30"
5 select ARM64
6 select SUPPORT_SPL
7 select SUPPORT_TPL
8 select SPL
9 select TPL
10 select TPL_TINY_FRAMEWORK if TPL
Heiko Stuebnere9ccb2f2019-07-16 22:18:21 +020011 select TPL_NEEDS_SEPARATE_STACK if TPL
12 imply SPL_SEPARATE_BSS
Simon Glass2a736062021-08-08 12:20:12 -060013 select SPL_SERIAL
14 select TPL_SERIAL
Heiko Stuebnere9ccb2f2019-07-16 22:18:21 +020015 select DEBUG_UART_BOARD_INIT
16 imply ROCKCHIP_COMMON_BOARD
17 imply SPL_ROCKCHIP_COMMON_BOARD
18 help
19 The Rockchip PX30 is a ARM-based SoC with a quad-core Cortex-A35
20 including NEON and GPU, Mali-400 graphics, several DDR3 options
21 and video codec support. Peripherals include Gigabit Ethernet,
22 USB2 host and OTG, SDIO, I2S, UART, SPI, I2C and PWMs.
23
Heiko Stübner041cdb52016-07-16 00:17:15 +020024config ROCKCHIP_RK3036
25 bool "Support Rockchip RK3036"
Lokesh Vutlaacf15002018-04-26 18:21:26 +053026 select CPU_V7A
Kever Yanga381bcf2016-07-19 21:16:59 +080027 select SUPPORT_SPL
28 select SPL
Eddie Cai451dcf52018-01-17 09:51:41 +080029 imply USB_FUNCTION_ROCKUSB
30 imply CMD_ROCKUSB
Kever Yangc0c2a2e2019-07-22 20:02:04 +080031 imply ROCKCHIP_COMMON_BOARD
Heiko Stübner041cdb52016-07-16 00:17:15 +020032 help
33 The Rockchip RK3036 is a ARM-based SoC with a dual-core Cortex-A7
34 including NEON and GPU, Mali-400 graphics, several DDR3 options
35 and video codec support. Peripherals include Gigabit Ethernet,
36 USB2 host and OTG, SDIO, I2S, UART, SPI, I2C and PWMs.
37
Johan Jonker33f47502022-04-16 17:09:47 +020038config ROCKCHIP_RK3066
39 bool "Support Rockchip RK3066"
40 select CPU_V7A
41 select SPL_BOARD_INIT if SPL
42 select SUPPORT_SPL
43 select SUPPORT_TPL
44 select SPL
45 select TPL
46 select TPL_ROCKCHIP_BACK_TO_BROM
47 select TPL_ROCKCHIP_EARLYRETURN_TO_BROM
48 imply ROCKCHIP_COMMON_BOARD
49 imply SPL_ROCKCHIP_COMMON_BOARD
50 imply SPL_SERIAL
51 imply TPL_ROCKCHIP_COMMON_BOARD
52 imply TPL_SERIAL
53 help
54 The Rockchip RK3066 is a ARM-based SoC with a dual-core Cortex-A9
55 including NEON and GPU, 512KB L2 cache, Mali-400 graphics, two
56 video interfaces, several memory options and video codec support.
57 Peripherals include Fast Ethernet, USB2 host and OTG, SDIO, I2S,
58 UART, SPI, I2C and PWMs.
59
Kever Yangdaeed1d2017-11-28 16:04:16 +080060config ROCKCHIP_RK3128
61 bool "Support Rockchip RK3128"
Lokesh Vutlaacf15002018-04-26 18:21:26 +053062 select CPU_V7A
Kever Yang7e719d92019-07-22 20:02:05 +080063 imply ROCKCHIP_COMMON_BOARD
Kever Yangdaeed1d2017-11-28 16:04:16 +080064 help
65 The Rockchip RK3128 is a ARM-based SoC with a quad-core Cortex-A7
66 including NEON and GPU, Mali-400 graphics, several DDR3 options
67 and video codec support. Peripherals include Gigabit Ethernet,
68 USB2 host and OTG, SDIO, I2S, UART, SPI, I2C and PWMs.
69
Heiko Stübner0a2be692017-02-18 19:46:36 +010070config ROCKCHIP_RK3188
71 bool "Support Rockchip RK3188"
Lokesh Vutlaacf15002018-04-26 18:21:26 +053072 select CPU_V7A
Ley Foon Tan0680f1b2017-05-03 17:13:32 +080073 select SPL_BOARD_INIT if SPL
Heiko Stübner0a2be692017-02-18 19:46:36 +010074 select SUPPORT_SPL
Heiko Stübner0a2be692017-02-18 19:46:36 +010075 select SPL
Philipp Tomsich4bbb05b2017-10-10 16:21:17 +020076 select SPL_CLK
Philipp Tomsich4bbb05b2017-10-10 16:21:17 +020077 select SPL_REGMAP
78 select SPL_SYSCON
79 select SPL_RAM
Simon Glass9ca00682021-07-10 21:14:31 -060080 select SPL_DRIVERS_MISC
Philipp Tomsich4d9253f2017-10-10 16:21:15 +020081 select SPL_ROCKCHIP_EARLYRETURN_TO_BROM
Kever Yangbf1133b2019-07-22 19:59:15 +080082 select SPL_ROCKCHIP_BACK_TO_BROM
Heiko Stübner008a6102017-04-06 00:19:36 +020083 select BOARD_LATE_INIT
Kever Yanga97b65a2019-07-22 20:02:09 +080084 imply ROCKCHIP_COMMON_BOARD
Kever Yang4eb50632019-07-22 19:59:18 +080085 imply SPL_ROCKCHIP_COMMON_BOARD
Heiko Stübner0a2be692017-02-18 19:46:36 +010086 help
87 The Rockchip RK3188 is a ARM-based SoC with a quad-core Cortex-A9
88 including NEON and GPU, 512KB L2 cache, Mali-400 graphics, two
89 video interfaces, several memory options and video codec support.
90 Peripherals include Fast Ethernet, USB2 host and OTG, SDIO, I2S,
91 UART, SPI, I2C and PWMs.
92
Kever Yang168eef72017-06-23 17:17:52 +080093config ROCKCHIP_RK322X
94 bool "Support Rockchip RK3228/RK3229"
Lokesh Vutlaacf15002018-04-26 18:21:26 +053095 select CPU_V7A
Kever Yang168eef72017-06-23 17:17:52 +080096 select SUPPORT_SPL
Kever Yangc34643e2019-04-02 20:41:24 +080097 select SUPPORT_TPL
Kever Yang168eef72017-06-23 17:17:52 +080098 select SPL
Kever Yangc34643e2019-04-02 20:41:24 +080099 select SPL_DM
100 select SPL_OF_LIBFDT
101 select TPL
102 select TPL_DM
103 select TPL_OF_LIBFDT
Kever Yangc34643e2019-04-02 20:41:24 +0800104 select TPL_NEEDS_SEPARATE_STACK if TPL
Simon Glass9ca00682021-07-10 21:14:31 -0600105 select SPL_DRIVERS_MISC
Kever Yangcca3b092019-07-22 20:02:07 +0800106 imply ROCKCHIP_COMMON_BOARD
Simon Glass2a736062021-08-08 12:20:12 -0600107 imply SPL_SERIAL
Kever Yang0cd65e42019-07-22 19:59:20 +0800108 imply SPL_ROCKCHIP_COMMON_BOARD
Simon Glass2a736062021-08-08 12:20:12 -0600109 imply TPL_SERIAL
Kever Yang6ae28a32019-07-09 22:05:56 +0800110 imply TPL_ROCKCHIP_COMMON_BOARD
Kever Yangc34643e2019-04-02 20:41:24 +0800111 select TPL_LIBCOMMON_SUPPORT
112 select TPL_LIBGENERIC_SUPPORT
Kever Yang168eef72017-06-23 17:17:52 +0800113 help
114 The Rockchip RK3229 is a ARM-based SoC with a dual-core Cortex-A7
115 including NEON and GPU, Mali-400 graphics, several DDR3 options
116 and video codec support. Peripherals include Gigabit Ethernet,
117 USB2 host and OTG, SDIO, I2S, UART, SPI, I2C and PWMs.
118
Simon Glass2444dae2015-08-30 16:55:38 -0600119config ROCKCHIP_RK3288
120 bool "Support Rockchip RK3288"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530121 select CPU_V7A
Jagan Tekieab5c502020-07-21 12:16:38 +0530122 select OF_BOARD_SETUP
Tom Rinia2ac2b92021-08-27 21:18:30 -0400123 select SKIP_LOWLEVEL_INIT_ONLY
Kever Yanga381bcf2016-07-19 21:16:59 +0800124 select SUPPORT_SPL
125 select SPL
Kever Yangd18ca742019-07-02 11:43:05 +0800126 select SUPPORT_TPL
Jagan Teki38070172020-01-23 19:42:19 +0530127 imply PRE_CONSOLE_BUFFER
Kever Yangde57a9f2019-07-22 20:02:15 +0800128 imply ROCKCHIP_COMMON_BOARD
Kever Yang60b13c82019-07-22 19:59:27 +0800129 imply SPL_ROCKCHIP_COMMON_BOARD
Kever Yangd18ca742019-07-02 11:43:05 +0800130 imply TPL_CLK
131 imply TPL_DM
Simon Glass9ca00682021-07-10 21:14:31 -0600132 imply TPL_DRIVERS_MISC
Kever Yangd18ca742019-07-02 11:43:05 +0800133 imply TPL_LIBCOMMON_SUPPORT
134 imply TPL_LIBGENERIC_SUPPORT
Kever Yang45290842019-07-02 11:43:06 +0800135 imply TPL_NEEDS_SEPARATE_STACK
Kever Yangd18ca742019-07-02 11:43:05 +0800136 imply TPL_OF_CONTROL
137 imply TPL_OF_PLATDATA
138 imply TPL_RAM
139 imply TPL_REGMAP
Kever Yang3338f542019-07-09 22:05:57 +0800140 imply TPL_ROCKCHIP_COMMON_BOARD
Simon Glass2a736062021-08-08 12:20:12 -0600141 imply TPL_SERIAL
Kever Yangd18ca742019-07-02 11:43:05 +0800142 imply TPL_SYSCON
Eddie Caic3d098e2017-12-15 08:17:13 +0800143 imply USB_FUNCTION_ROCKUSB
144 imply CMD_ROCKUSB
Simon Glass2444dae2015-08-30 16:55:38 -0600145 help
146 The Rockchip RK3288 is a ARM-based SoC with a quad-core Cortex-A17
147 including NEON and GPU, 1MB L2 cache, Mali-T7 graphics, two
148 video interfaces supporting HDMI and eDP, several DDR3 options
149 and video codec support. Peripherals include Gigabit Ethernet,
Andreas Färberef904bf2016-11-02 18:03:01 +0100150 USB2 host and OTG, SDIO, I2S, UARTs, SPI, I2C and PWMs.
Simon Glass2444dae2015-08-30 16:55:38 -0600151
Andy Yanf1a22522019-11-14 11:21:12 +0800152config ROCKCHIP_RK3308
153 bool "Support Rockchip RK3308"
154 select ARM64
155 select DEBUG_UART_BOARD_INIT
156 select SUPPORT_SPL
157 select SUPPORT_TPL
158 select SPL
159 select SPL_ATF
160 select SPL_ATF_NO_PLATFORM_PARAM
161 select SPL_LOAD_FIT
162 imply ROCKCHIP_COMMON_BOARD
163 imply SPL_ROCKCHIP_COMMON_BOARD
164 imply SPL_CLK
165 imply SPL_REGMAP
166 imply SPL_SYSCON
167 imply SPL_RAM
Simon Glass2a736062021-08-08 12:20:12 -0600168 imply SPL_SERIAL
169 imply TPL_SERIAL
Andy Yanf1a22522019-11-14 11:21:12 +0800170 imply SPL_SEPARATE_BSS
171 help
172 The Rockchip RK3308 is a ARM-based Soc which embedded with quad
173 Cortex-A35 and highly integrated audio interfaces.
174
Kever Yang85a3cfb2017-02-23 15:37:51 +0800175config ROCKCHIP_RK3328
176 bool "Support Rockchip RK3328"
177 select ARM64
Kever Yangc009aeb2019-06-09 00:27:15 +0300178 select SUPPORT_SPL
179 select SPL
Kever Yang3f47db02019-08-02 10:40:01 +0300180 select SUPPORT_TPL
181 select TPL
Kever Yang3f47db02019-08-02 10:40:01 +0300182 select TPL_NEEDS_SEPARATE_STACK if TPL
Kever Yang38ed2672019-07-22 20:02:16 +0800183 imply ROCKCHIP_COMMON_BOARD
YouMin Chenca93e322019-11-15 11:04:44 +0800184 imply ROCKCHIP_SDRAM_COMMON
Kever Yang9cc67042019-07-22 19:59:32 +0800185 imply SPL_ROCKCHIP_COMMON_BOARD
Simon Glass2a736062021-08-08 12:20:12 -0600186 imply SPL_SERIAL
187 imply TPL_SERIAL
Kever Yangc009aeb2019-06-09 00:27:15 +0300188 imply SPL_SEPARATE_BSS
189 select ENABLE_ARM_SOC_BOOT0_HOOK
190 select DEBUG_UART_BOARD_INIT
191 select SYS_NS16550
Kever Yang85a3cfb2017-02-23 15:37:51 +0800192 help
193 The Rockchip RK3328 is a ARM-based SoC with a quad-core Cortex-A53.
194 including NEON and GPU, 1MB L2 cache, Mali-T7 graphics, two
195 video interfaces supporting HDMI and eDP, several DDR3 options
196 and video codec support. Peripherals include Gigabit Ethernet,
197 USB2 host and OTG, SDIO, I2S, UARTs, SPI, I2C and PWMs.
198
Andreas Färber37a0c602017-05-15 17:51:18 +0800199config ROCKCHIP_RK3368
200 bool "Support Rockchip RK3368"
201 select ARM64
Philipp Tomsich50714572017-06-11 23:46:25 +0200202 select SUPPORT_SPL
203 select SUPPORT_TPL
Philipp Tomsich4cf43782017-07-28 20:03:07 +0200204 select TPL_NEEDS_SEPARATE_STACK if TPL
Kever Yangedaf8db2019-07-22 20:02:17 +0800205 imply ROCKCHIP_COMMON_BOARD
Kever Yang30d71092019-07-22 19:59:34 +0800206 imply SPL_ROCKCHIP_COMMON_BOARD
Philipp Tomsich50714572017-06-11 23:46:25 +0200207 imply SPL_SEPARATE_BSS
Simon Glass2a736062021-08-08 12:20:12 -0600208 imply SPL_SERIAL
209 imply TPL_SERIAL
Kever Yang82560cb2019-07-09 22:05:58 +0800210 imply TPL_ROCKCHIP_COMMON_BOARD
Andreas Färber37a0c602017-05-15 17:51:18 +0800211 help
Philipp Tomsich9a8f0092017-06-10 00:47:53 +0200212 The Rockchip RK3368 is a ARM-based SoC with a octa-core (organised
213 into a big and little cluster with 4 cores each) Cortex-A53 including
214 AdvSIMD, 512KB L2 cache (for the big cluster) and 256 KB L2 cache
215 (for the little cluster), PowerVR G6110 based graphics, one video
216 output processor supporting LVDS/HDMI/eDP, several DDR3 options and
217 video codec support.
218
219 On-chip peripherals include Gigabit Ethernet, USB2 host and OTG, SDIO,
220 I2S, UARTs, SPI, I2C and PWMs.
Andreas Färber37a0c602017-05-15 17:51:18 +0800221
Kever Yanga381bcf2016-07-19 21:16:59 +0800222config ROCKCHIP_RK3399
223 bool "Support Rockchip RK3399"
224 select ARM64
Kever Yang66e87cc2017-02-22 16:56:38 +0800225 select SUPPORT_SPL
Kever Yang6bbf5e12018-11-09 11:18:15 +0800226 select SUPPORT_TPL
Kever Yang66e87cc2017-02-22 16:56:38 +0800227 select SPL
Jagan Teki2666bd42019-05-08 11:11:43 +0530228 select SPL_ATF
Jagan Tekiadde32d2019-06-21 00:25:03 +0530229 select SPL_BOARD_INIT if SPL
Jagan Teki2666bd42019-05-08 11:11:43 +0530230 select SPL_LOAD_FIT
231 select SPL_CLK if SPL
232 select SPL_PINCTRL if SPL
233 select SPL_RAM if SPL
234 select SPL_REGMAP if SPL
235 select SPL_SYSCON if SPL
Kever Yang6bbf5e12018-11-09 11:18:15 +0800236 select TPL_NEEDS_SEPARATE_STACK if TPL
Kever Yang66e87cc2017-02-22 16:56:38 +0800237 select SPL_SEPARATE_BSS
Simon Glass2a736062021-08-08 12:20:12 -0600238 select SPL_SERIAL
Simon Glass9ca00682021-07-10 21:14:31 -0600239 select SPL_DRIVERS_MISC
Jagan Teki2666bd42019-05-08 11:11:43 +0530240 select CLK
241 select FIT
242 select PINCTRL
243 select RAM
244 select REGMAP
245 select SYSCON
246 select DM_PMIC
247 select DM_REGULATOR_FIXED
Andy Yane3067792017-10-11 15:00:16 +0800248 select BOARD_LATE_INIT
Sughosh Ganubea92672022-11-10 14:49:15 +0530249 imply PARTITION_TYPE_GUID
Jagan Teki61853a72020-04-02 17:11:23 +0530250 imply PRE_CONSOLE_BUFFER
Kever Yang920b0132019-07-22 20:02:19 +0800251 imply ROCKCHIP_COMMON_BOARD
YouMin Chena922d0d2019-11-15 11:04:45 +0800252 imply ROCKCHIP_SDRAM_COMMON
Hugh Cole-Baker46a86062020-06-16 00:30:47 +0100253 imply SPL_ATF_NO_PLATFORM_PARAM if SPL_ATF
Kever Yangb7abef22019-07-22 19:59:42 +0800254 imply SPL_ROCKCHIP_COMMON_BOARD
Simon Glass2a736062021-08-08 12:20:12 -0600255 imply TPL_SERIAL
Kever Yang6bbf5e12018-11-09 11:18:15 +0800256 imply TPL_LIBCOMMON_SUPPORT
257 imply TPL_LIBGENERIC_SUPPORT
258 imply TPL_SYS_MALLOC_SIMPLE
Simon Glass9ca00682021-07-10 21:14:31 -0600259 imply TPL_DRIVERS_MISC
Kever Yang6bbf5e12018-11-09 11:18:15 +0800260 imply TPL_OF_CONTROL
261 imply TPL_DM
262 imply TPL_REGMAP
263 imply TPL_SYSCON
264 imply TPL_RAM
265 imply TPL_CLK
266 imply TPL_TINY_MEMSET
Kever Yang27381812019-07-09 22:06:01 +0800267 imply TPL_ROCKCHIP_COMMON_BOARD
Jagan Tekiefebc8e2020-01-09 14:22:19 +0530268 imply SYS_BOOTCOUNT_SINGLEWORD if BOOTCOUNT_LIMIT
269 imply CMD_BOOTCOUNT if BOOTCOUNT_LIMIT
Kever Yanga381bcf2016-07-19 21:16:59 +0800270 help
271 The Rockchip RK3399 is a ARM-based SoC with a dual-core Cortex-A72
272 and quad-core Cortex-A53.
273 including NEON and GPU, 1MB L2 cache, Mali-T7 graphics, two
274 video interfaces supporting HDMI and eDP, several DDR3 options
275 and video codec support. Peripherals include Gigabit Ethernet,
276 USB2 host and OTG, SDIO, I2S, UARTs, SPI, I2C and PWMs.
277
Joseph Chen2a950e32021-06-02 15:58:25 +0800278config ROCKCHIP_RK3568
279 bool "Support Rockchip RK3568"
280 select ARM64
Nico Chengdaec31e2021-10-26 10:42:19 +0800281 select SUPPORT_SPL
282 select SPL
Joseph Chen2a950e32021-06-02 15:58:25 +0800283 select CLK
284 select PINCTRL
285 select RAM
286 select REGMAP
287 select SYSCON
288 select BOARD_LATE_INIT
Manoj Sai2c991982023-02-17 17:28:44 +0530289 select DM_REGULATOR_FIXED
Jagan Teki5f5b1cf2023-02-17 17:28:34 +0530290 select DM_RESET
Joseph Chen2a950e32021-06-02 15:58:25 +0800291 imply ROCKCHIP_COMMON_BOARD
Jonas Karlman2eedb6d2023-02-22 22:44:41 +0000292 imply ROCKCHIP_OTP
293 imply MISC_INIT_R
Joseph Chen2a950e32021-06-02 15:58:25 +0800294 help
295 The Rockchip RK3568 is a ARM-based SoC with quad-core Cortex-A55,
296 including NEON and GPU, 512K L3 cache, Mali-G52 based graphics,
297 two video interfaces supporting HDMI and eDP, several DDR3 options
298 and video codec support. Peripherals include Gigabit Ethernet,
299 USB2 host and OTG, SDIO, I2S, UARTs, SPI, I2C and PWMs.
300
Jagan Tekif5bc9922023-01-30 20:27:45 +0530301config ROCKCHIP_RK3588
302 bool "Support Rockchip RK3588"
303 select ARM64
304 select SUPPORT_SPL
305 select SPL
306 select CLK
307 select PINCTRL
308 select RAM
309 select REGMAP
310 select SYSCON
311 select BOARD_LATE_INIT
312 imply ROCKCHIP_COMMON_BOARD
Jonas Karlman3a539e02023-02-22 22:44:41 +0000313 imply ROCKCHIP_OTP
314 imply MISC_INIT_R
Jagan Tekif5bc9922023-01-30 20:27:45 +0530315 help
316 The Rockchip RK3588 is a ARM-based SoC with quad-core Cortex-A76 and
317 quad-core Cortex-A55 including NEON and GPU, 6TOPS NPU, Mali-G610 MP4,
318 HDMI Out, HDMI In, DP, eDP, MIPI DSI, MIPI CSI2, LPDDR4/4X/5, eMMC5.1,
319 SD3.0/MMC4.5, USB OTG 3.0, Type-C, USB 2.0, PCIe 3.0, SATA 3, Ethernet,
320 SDIO3.0 I2C, UART, SPI, GPIO and PWM.
321
Andy Yan2c1e11d2017-06-01 18:00:55 +0800322config ROCKCHIP_RV1108
323 bool "Support Rockchip RV1108"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530324 select CPU_V7A
Kever Yang26008cd2019-07-22 20:02:21 +0800325 imply ROCKCHIP_COMMON_BOARD
Andy Yan2c1e11d2017-06-01 18:00:55 +0800326 help
327 The Rockchip RV1108 is a ARM-based SoC with a single-core Cortex-A7
328 and a DSP.
329
Jagan Tekiffb191e2022-12-14 23:21:05 +0530330config ROCKCHIP_RV1126
331 bool "Support Rockchip RV1126"
332 select CPU_V7A
333 select SKIP_LOWLEVEL_INIT_ONLY
334 select TPL
335 select SUPPORT_TPL
336 select TPL_NEEDS_SEPARATE_STACK
337 select TPL_ROCKCHIP_BACK_TO_BROM
338 select SPL
339 select SUPPORT_SPL
340 select SPL_STACK_R
341 select CLK
342 select FIT
343 select PINCTRL
344 select RAM
345 select ROCKCHIP_SDRAM_COMMON
346 select REGMAP
347 select SYSCON
348 select DM_PMIC
349 select DM_REGULATOR_FIXED
350 select DM_RESET
351 select REGULATOR_RK8XX
352 select PMIC_RK8XX
353 select BOARD_LATE_INIT
354 imply ROCKCHIP_COMMON_BOARD
355 imply TPL_DM
356 imply TPL_LIBCOMMON_SUPPORT
357 imply TPL_LIBGENERIC_SUPPORT
358 imply TPL_OF_CONTROL
359 imply TPL_OF_PLATDATA
360 imply TPL_RAM
361 imply TPL_ROCKCHIP_COMMON_BOARD
362 imply TPL_SERIAL
363 imply SPL_CLK
364 imply SPL_DM
365 imply SPL_DRIVERS_MISC
366 imply SPL_LIBCOMMON_SUPPORT
367 imply SPL_LIBGENERIC_SUPPORT
368 imply SPL_OF_CONTROL
369 imply SPL_RAM
370 imply SPL_REGMAP
371 imply SPL_ROCKCHIP_COMMON_BOARD
372 imply SPL_SERIAL
373 imply SPL_SYSCON
374
Heiko Stuebner5b5ca4c2018-10-08 13:01:56 +0200375config ROCKCHIP_USB_UART
376 bool "Route uart output to usb pins"
377 help
378 Rockchip SoCs have the ability to route the signals of the debug
379 uart through the d+ and d- pins of a specific usb phy to enable
380 some form of closed-case debugging. With this option supported
381 SoCs will enable this routing as a debug measure.
382
Philipp Tomsichee14d292017-06-29 11:21:15 +0200383config SPL_ROCKCHIP_BACK_TO_BROM
Xu Ziyuanb47ea792016-07-12 19:09:49 +0800384 bool "SPL returns to bootrom"
385 default y if ROCKCHIP_RK3036
Heiko Stübner1d845942017-02-18 19:46:25 +0100386 select ROCKCHIP_BROM_HELPER
Kever Yangbf1133b2019-07-22 19:59:15 +0800387 select SPL_BOOTROM_SUPPORT
Philipp Tomsichee14d292017-06-29 11:21:15 +0200388 depends on SPL
389 help
390 Rockchip SoCs have ability to load SPL & U-Boot binary. If enabled,
391 SPL will return to the boot rom, which will then load the U-Boot
392 binary to keep going on.
393
394config TPL_ROCKCHIP_BACK_TO_BROM
395 bool "TPL returns to bootrom"
Kever Yang6bbf5e12018-11-09 11:18:15 +0800396 default y
Philipp Tomsichee14d292017-06-29 11:21:15 +0200397 select ROCKCHIP_BROM_HELPER
Kever Yangbf1133b2019-07-22 19:59:15 +0800398 select TPL_BOOTROM_SUPPORT
Philipp Tomsichee14d292017-06-29 11:21:15 +0200399 depends on TPL
Xu Ziyuanb47ea792016-07-12 19:09:49 +0800400 help
401 Rockchip SoCs have ability to load SPL & U-Boot binary. If enabled,
402 SPL will return to the boot rom, which will then load the U-Boot
403 binary to keep going on.
404
Kever Yang54f17fa2019-07-22 20:02:01 +0800405config ROCKCHIP_COMMON_BOARD
406 bool "Rockchip common board file"
407 help
408 Rockchip SoCs have similar boot process, Common board file is mainly
409 in charge of common process of board_init() and board_late_init() for
410 U-Boot proper.
411
Kever Yang49105fb2019-07-22 19:59:12 +0800412config SPL_ROCKCHIP_COMMON_BOARD
413 bool "Rockchip SPL common board file"
414 depends on SPL
415 help
416 Rockchip SoCs have similar boot process, SPL is mainly in charge of
417 load and boot Trust ATF/U-Boot firmware, and DRAM init if there is
418 no TPL for the board.
419
Kever Yang18f85082019-07-09 22:05:55 +0800420config TPL_ROCKCHIP_COMMON_BOARD
Thomas Hebbd4e41872019-12-20 18:05:22 -0800421 bool "Rockchip TPL common board file"
Kever Yang18f85082019-07-09 22:05:55 +0800422 depends on TPL
423 help
424 Rockchip SoCs have similar boot process, prefer to use TPL for DRAM
425 init and back to bootrom, and SPL as Trust ATF/U-Boot loader. TPL
426 common board is a basic TPL board init which can be shared for most
Thomas Hebb32f2ca22019-11-13 18:18:03 -0800427 of SoCs to avoid copy-paste for different SoCs.
Kever Yang18f85082019-07-09 22:05:55 +0800428
Jonas Karlman4773e9d2023-02-25 19:01:34 +0000429config ROCKCHIP_EXTERNAL_TPL
430 bool "Use external TPL binary"
431 default y if ROCKCHIP_RK3568
432 help
433 Some Rockchip SoCs require an external TPL to initialize DRAM.
434 Enable this option and build with ROCKCHIP_TPL=/path/to/ddr.bin to
435 include the external TPL in the image built by binman.
436
Andy Yane3067792017-10-11 15:00:16 +0800437config ROCKCHIP_BOOT_MODE_REG
438 hex "Rockchip boot mode flag register address"
Andy Yane3067792017-10-11 15:00:16 +0800439 help
Kever Yang15f09a12019-03-28 11:01:23 +0800440 The Soc will enter to different boot mode(defined in asm/arch-rockchip/boot_mode.h)
Andy Yane3067792017-10-11 15:00:16 +0800441 according to the value from this register.
442
Chris Morgan30975fb2022-05-27 13:18:20 -0500443config ROCKCHIP_RK8XX_DISABLE_BOOT_ON_POWERON
444 bool "Disable device boot on power plug-in"
445 depends on PMIC_RK8XX
446 default n
447 ---help---
448 Say Y here to prevent the device from booting up because of a plug-in
449 event. When set, the device will boot briefly to determine why it was
450 powered on, and if it was determined because of a plug-in event
451 instead of a button press event it will shut back off.
452
Johan Jonker54562042022-04-09 18:55:02 +0200453config ROCKCHIP_STIMER
454 bool "Rockchip STIMER support"
455 default y
456 help
457 Enable Rockchip STIMER support.
458
459config ROCKCHIP_STIMER_BASE
460 hex
461 depends on ROCKCHIP_STIMER
462
Kever Yangfa1392a2017-04-20 17:03:46 +0800463config ROCKCHIP_SPL_RESERVE_IRAM
464 hex "Size of IRAM reserved in SPL"
Kever Yang8a8106f2017-12-18 15:13:19 +0800465 default 0
Kever Yangfa1392a2017-04-20 17:03:46 +0800466 help
467 SPL may need reserve memory for firmware loaded by SPL, whose load
468 address is in IRAM and may overlay with SPL text area if not
469 reserved.
470
Heiko Stübner1d845942017-02-18 19:46:25 +0100471config ROCKCHIP_BROM_HELPER
472 bool
473
Philipp Tomsichb377d222017-10-10 16:21:10 +0200474config SPL_ROCKCHIP_EARLYRETURN_TO_BROM
475 bool "SPL requires early-return (for RK3188-style BROM) to BROM"
476 depends on SPL && ENABLE_ARM_SOC_BOOT0_HOOK
477 help
478 Some Rockchip BROM variants (e.g. on the RK3188) load the
479 first stage in segments and enter multiple times. E.g. on
480 the RK3188, the first 1KB of the first stage are loaded
481 first and entered; after returning to the BROM, the
482 remainder of the first stage is loaded, but the BROM
483 re-enters at the same address/to the same code as previously.
484
485 This enables support code in the BOOT0 hook for the SPL stage
486 to allow multiple entries.
487
488config TPL_ROCKCHIP_EARLYRETURN_TO_BROM
489 bool "TPL requires early-return (for RK3188-style BROM) to BROM"
490 depends on TPL && ENABLE_ARM_SOC_BOOT0_HOOK
491 help
492 Some Rockchip BROM variants (e.g. on the RK3188) load the
493 first stage in segments and enter multiple times. E.g. on
494 the RK3188, the first 1KB of the first stage are loaded
495 first and entered; after returning to the BROM, the
496 remainder of the first stage is loaded, but the BROM
497 re-enters at the same address/to the same code as previously.
498
499 This enables support code in the BOOT0 hook for the TPL stage
500 to allow multiple entries.
501
Simon Glass103c5f12021-08-08 12:20:09 -0600502config SPL_MMC
Philipp Tomsichee14d292017-06-29 11:21:15 +0200503 default y if !SPL_ROCKCHIP_BACK_TO_BROM
Sandy Patterson230e0e02016-08-29 07:31:16 -0400504
Simon Glass9b312e22020-07-19 13:55:57 -0600505config ROCKCHIP_SPI_IMAGE
506 bool "Build a SPI image for rockchip"
Simon Glass9b312e22020-07-19 13:55:57 -0600507 help
508 Some Rockchip SoCs support booting from SPI flash. Enable this
Quentin Schulza4bb36d2022-09-02 15:10:54 +0200509 option to produce a SPI-flash image containing U-Boot. The image
510 is built by binman. U-Boot sits near the start of the image.
Simon Glass9b312e22020-07-19 13:55:57 -0600511
Alper Nebi Yasakb42297b2022-01-29 18:27:56 +0300512config LNX_KRNL_IMG_TEXT_OFFSET_BASE
Simon Glass98463902022-10-20 18:22:39 -0600513 default TEXT_BASE
Alper Nebi Yasakb42297b2022-01-29 18:27:56 +0300514
Heiko Stuebnere9ccb2f2019-07-16 22:18:21 +0200515source "arch/arm/mach-rockchip/px30/Kconfig"
huang linbe1d5e02015-11-17 14:20:27 +0800516source "arch/arm/mach-rockchip/rk3036/Kconfig"
Johan Jonker33f47502022-04-16 17:09:47 +0200517source "arch/arm/mach-rockchip/rk3066/Kconfig"
Kever Yangdaeed1d2017-11-28 16:04:16 +0800518source "arch/arm/mach-rockchip/rk3128/Kconfig"
Heiko Stübner0a2be692017-02-18 19:46:36 +0100519source "arch/arm/mach-rockchip/rk3188/Kconfig"
Kever Yangb24a8ec2017-06-23 17:17:54 +0800520source "arch/arm/mach-rockchip/rk322x/Kconfig"
Heiko Stübner041cdb52016-07-16 00:17:15 +0200521source "arch/arm/mach-rockchip/rk3288/Kconfig"
Andy Yanf1a22522019-11-14 11:21:12 +0800522source "arch/arm/mach-rockchip/rk3308/Kconfig"
Kever Yang85a3cfb2017-02-23 15:37:51 +0800523source "arch/arm/mach-rockchip/rk3328/Kconfig"
Andreas Färber37a0c602017-05-15 17:51:18 +0800524source "arch/arm/mach-rockchip/rk3368/Kconfig"
Kever Yanga381bcf2016-07-19 21:16:59 +0800525source "arch/arm/mach-rockchip/rk3399/Kconfig"
Joseph Chen695693b2021-06-02 16:13:46 +0800526source "arch/arm/mach-rockchip/rk3568/Kconfig"
Jagan Tekif5bc9922023-01-30 20:27:45 +0530527source "arch/arm/mach-rockchip/rk3588/Kconfig"
Andy Yan2c1e11d2017-06-01 18:00:55 +0800528source "arch/arm/mach-rockchip/rv1108/Kconfig"
Jagan Tekiffb191e2022-12-14 23:21:05 +0530529source "arch/arm/mach-rockchip/rv1126/Kconfig"
Simon Glass2444dae2015-08-30 16:55:38 -0600530endif