blob: 60e19c838784ec0fb2cb05e701c1314acaaee5bb [file] [log] [blame]
Tom Warren3f82b1d2011-01-27 10:58:05 +00001/*
2 * (C) Copyright 2010,2011
3 * NVIDIA Corporation <www.nvidia.com>
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Tom Warren3f82b1d2011-01-27 10:58:05 +00006 */
7
8#include <common.h>
Simon Glass0521f982014-11-10 17:16:51 -07009#include <dm.h>
Simon Glass346451b2015-04-14 21:03:28 -060010#include <errno.h>
Tom Warren3f82b1d2011-01-27 10:58:05 +000011#include <ns16550.h>
Jimmy Zhangc5b34a22012-04-10 05:17:06 +000012#include <linux/compiler.h>
Stephen Warrenbbc1b992015-08-07 16:12:45 -060013#include <linux/sizes.h>
Tom Warren3f82b1d2011-01-27 10:58:05 +000014#include <asm/io.h>
Simon Glassb4ba2be2011-08-30 06:23:13 +000015#include <asm/arch/clock.h>
Tom Warren6d6c0ba2012-12-11 13:34:17 +000016#ifdef CONFIG_LCD
Simon Glass1b24a502012-10-17 13:24:52 +000017#include <asm/arch/display.h>
Tom Warren6d6c0ba2012-12-11 13:34:17 +000018#endif
Lucas Stachc0720af2012-09-29 10:02:09 +000019#include <asm/arch/funcmux.h>
Tom Warren3f82b1d2011-01-27 10:58:05 +000020#include <asm/arch/pinmux.h>
Simon Glass87236262012-04-02 13:18:54 +000021#include <asm/arch/pmu.h>
Tom Warren6d6c0ba2012-12-11 13:34:17 +000022#ifdef CONFIG_PWM_TEGRA
Simon Glasse1ae0d12012-10-17 13:24:49 +000023#include <asm/arch/pwm.h>
Tom Warren6d6c0ba2012-12-11 13:34:17 +000024#endif
Tom Warren150c2492012-09-19 15:50:56 -070025#include <asm/arch/tegra.h>
Stephen Warren73c38932015-01-19 16:25:52 -070026#include <asm/arch-tegra/ap.h>
Tom Warren150c2492012-09-19 15:50:56 -070027#include <asm/arch-tegra/board.h>
28#include <asm/arch-tegra/clk_rst.h>
29#include <asm/arch-tegra/pmc.h>
30#include <asm/arch-tegra/sys_proto.h>
31#include <asm/arch-tegra/uart.h>
32#include <asm/arch-tegra/warmboot.h>
Alexandre Courbot871d78e2015-07-09 16:33:00 +090033#include <asm/arch-tegra/gpu.h>
Tom Warren6d6c0ba2012-12-11 13:34:17 +000034#ifdef CONFIG_TEGRA_CLOCK_SCALING
35#include <asm/arch/emc.h>
36#endif
Lucas Stach7ae18f32013-02-07 07:16:29 +000037#include <asm/arch-tegra/usb.h>
Stephen Warrendd8204d2016-01-26 10:59:42 -070038#ifdef CONFIG_USB_EHCI_TEGRA
Mateusz Zalega16297cf2013-10-04 19:22:26 +020039#include <usb.h>
Tom Warren6d6c0ba2012-12-11 13:34:17 +000040#endif
Tom Warrenc9aa8312013-02-21 12:31:30 +000041#ifdef CONFIG_TEGRA_MMC
Tom Warren190be1f2013-02-26 12:26:55 -070042#include <asm/arch-tegra/tegra_mmc.h>
Tom Warrenc9aa8312013-02-21 12:31:30 +000043#include <asm/arch-tegra/mmc.h>
44#endif
Thierry Reding79c7a902014-12-09 22:25:09 -070045#include <asm/arch-tegra/xusb-padctl.h>
Simon Glass346451b2015-04-14 21:03:28 -060046#include <power/as3722.h>
Simon Glasscb445fb2012-02-03 15:13:57 +000047#include <i2c.h>
Tom Warren6d6c0ba2012-12-11 13:34:17 +000048#include <spi.h>
Jimmy Zhangc5b34a22012-04-10 05:17:06 +000049#include "emc.h"
Tom Warren3f82b1d2011-01-27 10:58:05 +000050
51DECLARE_GLOBAL_DATA_PTR;
52
Simon Glass0521f982014-11-10 17:16:51 -070053#ifdef CONFIG_SPL_BUILD
54/* TODO(sjg@chromium.org): Remove once SPL supports device tree */
55U_BOOT_DEVICE(tegra_gpios) = {
56 "gpio_tegra"
57};
58#endif
59
Jeroen Hofstee19d7bf32014-10-08 22:57:46 +020060__weak void pinmux_init(void) {}
61__weak void pin_mux_usb(void) {}
62__weak void pin_mux_spi(void) {}
63__weak void gpio_early_init_uart(void) {}
64__weak void pin_mux_display(void) {}
Tom Warren66999892015-02-20 12:22:22 -070065__weak void start_cpu_fan(void) {}
Lucas Stach0cd10c72012-09-25 20:21:14 +000066
Tom Warrendcd12512014-01-24 12:46:11 -070067#if defined(CONFIG_TEGRA_NAND)
Jeroen Hofstee19d7bf32014-10-08 22:57:46 +020068__weak void pin_mux_nand(void)
Lucas Stachc0720af2012-09-29 10:02:09 +000069{
70 funcmux_select(PERIPH_ID_NDFLASH, FUNCMUX_DEFAULT);
71}
Tom Warrendcd12512014-01-24 12:46:11 -070072#endif
Lucas Stachc0720af2012-09-29 10:02:09 +000073
Tom Warrenf4ef6662011-04-14 12:09:41 +000074/*
Wei Ni5aff0212012-04-02 13:18:58 +000075 * Routine: power_det_init
76 * Description: turn off power detects
77 */
78static void power_det_init(void)
79{
Allen Martin00a27492012-08-31 08:30:00 +000080#if defined(CONFIG_TEGRA20)
Tom Warren29f3e3f2012-09-04 17:00:24 -070081 struct pmc_ctlr *const pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
Wei Ni5aff0212012-04-02 13:18:58 +000082
83 /* turn off power detects */
84 writel(0, &pmc->pmc_pwr_det_latch);
85 writel(0, &pmc->pmc_pwr_det);
86#endif
87}
88
Simon Glassec746642015-04-14 21:03:25 -060089__weak int tegra_board_id(void)
90{
91 return -1;
92}
93
Simon Glass7d874132015-04-14 21:03:24 -060094#ifdef CONFIG_DISPLAY_BOARDINFO
95int checkboard(void)
96{
Simon Glassec746642015-04-14 21:03:25 -060097 int board_id = tegra_board_id();
98
99 printf("Board: %s", CONFIG_TEGRA_BOARD_STRING);
100 if (board_id != -1)
101 printf(", ID: %d\n", board_id);
102 printf("\n");
Simon Glass7d874132015-04-14 21:03:24 -0600103
104 return 0;
105}
106#endif /* CONFIG_DISPLAY_BOARDINFO */
107
Simon Glass82776362015-04-14 21:03:27 -0600108__weak int tegra_lcd_pmic_init(int board_it)
109{
110 return 0;
111}
112
Simon Glassc96d7092015-06-05 14:39:42 -0600113__weak int nvidia_board_init(void)
114{
115 return 0;
116}
117
Wei Ni5aff0212012-04-02 13:18:58 +0000118/*
Tom Warren3f82b1d2011-01-27 10:58:05 +0000119 * Routine: board_init
120 * Description: Early hardware init.
121 */
122int board_init(void)
123{
Jimmy Zhangc5b34a22012-04-10 05:17:06 +0000124 __maybe_unused int err;
Simon Glass82776362015-04-14 21:03:27 -0600125 __maybe_unused int board_id;
Jimmy Zhangc5b34a22012-04-10 05:17:06 +0000126
Simon Glassa04eba92011-11-05 04:46:51 +0000127 /* Do clocks and UART first so that printf() works */
Simon Glass4ed59e72011-09-21 12:40:04 +0000128 clock_init();
129 clock_verify();
130
Alexandre Courboteca676b2015-10-19 13:57:03 +0900131 tegra_gpu_config();
Alexandre Courbot871d78e2015-07-09 16:33:00 +0900132
Simon Glassfda6fac2014-10-13 23:42:13 -0600133#ifdef CONFIG_TEGRA_SPI
Stephen Warrene0284942012-06-12 08:33:40 +0000134 pin_mux_spi();
Tom Warren9112ef82011-11-05 09:48:11 +0000135#endif
Allen Martinb19f5742013-01-29 13:51:28 +0000136
Simon Glasse1ae0d12012-10-17 13:24:49 +0000137#ifdef CONFIG_PWM_TEGRA
138 if (pwm_init(gd->fdt_blob))
139 debug("%s: Failed to init pwm\n", __func__);
140#endif
Simon Glass1b24a502012-10-17 13:24:52 +0000141#ifdef CONFIG_LCD
Marc Dietrich716d9432012-11-25 11:26:11 +0000142 pin_mux_display();
Simon Glass1b24a502012-10-17 13:24:52 +0000143 tegra_lcd_check_next_stage(gd->fdt_blob, 0);
144#endif
Tom Warren3f82b1d2011-01-27 10:58:05 +0000145 /* boot param addr */
146 gd->bd->bi_boot_params = (NV_PA_SDRAM_BASE + 0x100);
Wei Ni5aff0212012-04-02 13:18:58 +0000147
148 power_det_init();
149
Simon Glass1f2ba722012-10-30 07:28:53 +0000150#ifdef CONFIG_SYS_I2C_TEGRA
Simon Glass87236262012-04-02 13:18:54 +0000151# ifdef CONFIG_TEGRA_PMU
152 if (pmu_set_nominal())
153 debug("Failed to select nominal voltages\n");
Jimmy Zhangc5b34a22012-04-10 05:17:06 +0000154# ifdef CONFIG_TEGRA_CLOCK_SCALING
155 err = board_emc_init();
156 if (err)
157 debug("Memory controller init failed: %d\n", err);
158# endif
159# endif /* CONFIG_TEGRA_PMU */
Simon Glass346451b2015-04-14 21:03:28 -0600160#ifdef CONFIG_AS3722_POWER
161 err = as3722_init(NULL);
162 if (err && err != -ENODEV)
163 return err;
164#endif
Simon Glass1f2ba722012-10-30 07:28:53 +0000165#endif /* CONFIG_SYS_I2C_TEGRA */
Tom Warren3f82b1d2011-01-27 10:58:05 +0000166
Simon Glassf10393e2012-02-27 10:52:50 +0000167#ifdef CONFIG_USB_EHCI_TEGRA
168 pin_mux_usb();
Simon Glassf10393e2012-02-27 10:52:50 +0000169#endif
Mateusz Zalega16297cf2013-10-04 19:22:26 +0200170
Simon Glass1b24a502012-10-17 13:24:52 +0000171#ifdef CONFIG_LCD
Simon Glass82776362015-04-14 21:03:27 -0600172 board_id = tegra_board_id();
173 err = tegra_lcd_pmic_init(board_id);
174 if (err)
175 return err;
Simon Glass1b24a502012-10-17 13:24:52 +0000176 tegra_lcd_check_next_stage(gd->fdt_blob, 0);
177#endif
Simon Glassf10393e2012-02-27 10:52:50 +0000178
Lucas Stachc0720af2012-09-29 10:02:09 +0000179#ifdef CONFIG_TEGRA_NAND
180 pin_mux_nand();
181#endif
182
Thierry Reding79c7a902014-12-09 22:25:09 -0700183 tegra_xusb_padctl_init(gd->fdt_blob);
184
Tom Warren29f3e3f2012-09-04 17:00:24 -0700185#ifdef CONFIG_TEGRA_LP0
Allen Martina49716a2012-08-31 08:30:11 +0000186 /* save Sdram params to PMC 2, 4, and 24 for WB0 */
187 warmboot_save_sdram_params();
188
Simon Glass67ac5792012-04-02 13:18:57 +0000189 /* prepare the WB code to LP0 location */
190 warmboot_prepare_code(TEGRA_LP0_ADDR, TEGRA_LP0_SIZE);
191#endif
Simon Glassc96d7092015-06-05 14:39:42 -0600192 return nvidia_board_init();
Tom Warren3f82b1d2011-01-27 10:58:05 +0000193}
Tom Warren21ef6a12011-05-31 10:30:37 +0000194
Simon Glass3e00dbd2011-09-21 12:40:03 +0000195#ifdef CONFIG_BOARD_EARLY_INIT_F
Thierry Redingcb7a1cf2012-06-04 20:02:27 +0000196static void __gpio_early_init(void)
197{
198}
199
200void gpio_early_init(void) __attribute__((weak, alias("__gpio_early_init")));
201
Simon Glass3e00dbd2011-09-21 12:40:03 +0000202int board_early_init_f(void)
203{
Stephen Warrendd8204d2016-01-26 10:59:42 -0700204#if defined(CONFIG_TEGRA_DISCONNECT_UDC_ON_BOOT)
205#define USBCMD_FS2 (1 << 15)
206 {
207 struct usb_ctlr *usbctlr = (struct usb_ctlr *)0x7d000000;
208 writel(USBCMD_FS2, &usbctlr->usb_cmd);
209 }
210#endif
211
Thierry Redingaa441872015-07-28 11:35:53 +0200212 /* Do any special system timer/TSC setup */
213#if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE)
214 if (!tegra_cpu_is_non_secure())
215#endif
216 arch_timer_init();
217
Tom Warren6d6c0ba2012-12-11 13:34:17 +0000218 pinmux_init();
Simon Glassf46a9452011-11-28 15:04:40 +0000219 board_init_uart_f();
Simon Glass3e00dbd2011-09-21 12:40:03 +0000220
221 /* Initialize periph GPIOs */
Thierry Redingcb7a1cf2012-06-04 20:02:27 +0000222 gpio_early_init();
Simon Glassa04eba92011-11-05 04:46:51 +0000223 gpio_early_init_uart();
Simon Glass1b24a502012-10-17 13:24:52 +0000224#ifdef CONFIG_LCD
225 tegra_lcd_early_init(gd->fdt_blob);
226#endif
Lucas Stach0cd10c72012-09-25 20:21:14 +0000227
Simon Glass3e00dbd2011-09-21 12:40:03 +0000228 return 0;
229}
230#endif /* EARLY_INIT */
Simon Glass1b24a502012-10-17 13:24:52 +0000231
232int board_late_init(void)
233{
234#ifdef CONFIG_LCD
235 /* Make sure we finish initing the LCD */
236 tegra_lcd_check_next_stage(gd->fdt_blob, 1);
237#endif
Stephen Warren73c38932015-01-19 16:25:52 -0700238#if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE)
239 if (tegra_cpu_is_non_secure()) {
240 printf("CPU is in NS mode\n");
241 setenv("cpu_ns_mode", "1");
242 } else {
243 setenv("cpu_ns_mode", "");
244 }
245#endif
Tom Warren66999892015-02-20 12:22:22 -0700246 start_cpu_fan();
247
Simon Glass1b24a502012-10-17 13:24:52 +0000248 return 0;
249}
Tom Warrenc9aa8312013-02-21 12:31:30 +0000250
251#if defined(CONFIG_TEGRA_MMC)
Jeroen Hofstee19d7bf32014-10-08 22:57:46 +0200252__weak void pin_mux_mmc(void)
Tom Warrenc9aa8312013-02-21 12:31:30 +0000253{
254}
255
Tom Warrenc9aa8312013-02-21 12:31:30 +0000256/* this is a weak define that we are overriding */
257int board_mmc_init(bd_t *bd)
258{
259 debug("%s called\n", __func__);
260
261 /* Enable muxes, etc. for SDMMC controllers */
262 pin_mux_mmc();
263
264 debug("%s: init MMC\n", __func__);
265 tegra_mmc_init();
266
267 return 0;
268}
Tom Warren190be1f2013-02-26 12:26:55 -0700269
270void pad_init_mmc(struct mmc_host *host)
271{
272#if defined(CONFIG_TEGRA30)
273 enum periph_id id = host->mmc_id;
274 u32 val;
275
276 debug("%s: sdmmc address = %08x, id = %d\n", __func__,
277 (unsigned int)host->reg, id);
278
279 /* Set the pad drive strength for SDMMC1 or 3 only */
280 if (id != PERIPH_ID_SDMMC1 && id != PERIPH_ID_SDMMC3) {
281 debug("%s: settings are only valid for SDMMC1/SDMMC3!\n",
282 __func__);
283 return;
284 }
285
286 val = readl(&host->reg->sdmemcmppadctl);
287 val &= 0xFFFFFFF0;
288 val |= MEMCOMP_PADCTRL_VREF;
289 writel(val, &host->reg->sdmemcmppadctl);
290
291 val = readl(&host->reg->autocalcfg);
292 val &= 0xFFFF0000;
293 val |= AUTO_CAL_PU_OFFSET | AUTO_CAL_PD_OFFSET | AUTO_CAL_ENABLED;
294 writel(val, &host->reg->autocalcfg);
295#endif /* T30 */
296}
297#endif /* MMC */
Thierry Reding00f782a2015-07-27 11:45:24 -0600298
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600299/*
300 * In some SW environments, a memory carve-out exists to house a secure
301 * monitor, a trusted OS, and/or various statically allocated media buffers.
302 *
303 * This carveout exists at the highest possible address that is within a
304 * 32-bit physical address space.
305 *
306 * This function returns the total size of this carve-out. At present, the
307 * returned value is hard-coded for simplicity. In the future, it may be
308 * possible to determine the carve-out size:
309 * - By querying some run-time information source, such as:
310 * - A structure passed to U-Boot by earlier boot software.
311 * - SoC registers.
312 * - A call into the secure monitor.
313 * - In the per-board U-Boot configuration header, based on knowledge of the
314 * SW environment that U-Boot is being built for.
315 *
316 * For now, we support two configurations in U-Boot:
317 * - 32-bit ports without any form of carve-out.
318 * - 64 bit ports which are assumed to use a carve-out of a conservatively
319 * hard-coded size.
320 */
321static ulong carveout_size(void)
322{
Thierry Reding00f782a2015-07-27 11:45:24 -0600323#ifdef CONFIG_ARM64
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600324 return SZ_512M;
325#else
326 return 0;
327#endif
328}
329
330/*
331 * Determine the amount of usable RAM below 4GiB, taking into account any
332 * carve-out that may be assigned.
333 */
334static ulong usable_ram_size_below_4g(void)
335{
336 ulong total_size_below_4g;
337 ulong usable_size_below_4g;
338
339 /*
340 * The total size of RAM below 4GiB is the lesser address of:
341 * (a) 2GiB itself (RAM starts at 2GiB, and 4GiB - 2GiB == 2GiB).
342 * (b) The size RAM physically present in the system.
343 */
344 if (gd->ram_size < SZ_2G)
345 total_size_below_4g = gd->ram_size;
346 else
347 total_size_below_4g = SZ_2G;
348
349 /* Calculate usable RAM by subtracting out any carve-out size */
350 usable_size_below_4g = total_size_below_4g - carveout_size();
351
352 return usable_size_below_4g;
353}
354
355/*
356 * Represent all available RAM in either one or two banks.
357 *
358 * The first bank describes any usable RAM below 4GiB.
359 * The second bank describes any RAM above 4GiB.
360 *
361 * This split is driven by the following requirements:
362 * - The NVIDIA L4T kernel requires separate entries in the DT /memory/reg
363 * property for memory below and above the 4GiB boundary. The layout of that
364 * DT property is directly driven by the entries in the U-Boot bank array.
365 * - The potential existence of a carve-out at the end of RAM below 4GiB can
366 * only be represented using multiple banks.
367 *
368 * Explicitly removing the carve-out RAM from the bank entries makes the RAM
369 * layout a bit more obvious, e.g. when running "bdinfo" at the U-Boot
370 * command-line.
371 *
372 * This does mean that the DT U-Boot passes to the Linux kernel will not
373 * include this RAM in /memory/reg at all. An alternative would be to include
374 * all RAM in the U-Boot banks (and hence DT), and add a /memreserve/ node
375 * into DT to stop the kernel from using the RAM. IIUC, I don't /think/ the
376 * Linux kernel will ever need to access any RAM in* the carve-out via a CPU
377 * mapping, so either way is acceptable.
378 *
379 * On 32-bit systems, we never define a bank for RAM above 4GiB, since the
380 * start address of that bank cannot be represented in the 32-bit .size
381 * field.
382 */
383void dram_init_banksize(void)
384{
385 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
386 gd->bd->bi_dram[0].size = usable_ram_size_below_4g();
387
Simon Glasse81ca882015-11-19 20:27:02 -0700388#ifdef CONFIG_PCI
389 gd->pci_ram_top = gd->bd->bi_dram[0].start + gd->bd->bi_dram[0].size;
390#endif
391
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600392#ifdef CONFIG_PHYS_64BIT
393 if (gd->ram_size > SZ_2G) {
394 gd->bd->bi_dram[1].start = 0x100000000;
395 gd->bd->bi_dram[1].size = gd->ram_size - SZ_2G;
396 } else
397#endif
398 {
399 gd->bd->bi_dram[1].start = 0;
400 gd->bd->bi_dram[1].size = 0;
401 }
402}
403
Thierry Reding00f782a2015-07-27 11:45:24 -0600404/*
405 * Most hardware on 64-bit Tegra is still restricted to DMA to the lower
406 * 32-bits of the physical address space. Cap the maximum usable RAM area
407 * at 4 GiB to avoid DMA buffers from being allocated beyond the 32-bit
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600408 * boundary that most devices can address. Also, don't let U-Boot use any
409 * carve-out, as mentioned above.
Stephen Warren424afc02015-07-29 13:47:58 -0600410 *
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600411 * This function is called before dram_init_banksize(), so we can't simply
412 * return gd->bd->bi_dram[1].start + gd->bd->bi_dram[1].size.
Thierry Reding00f782a2015-07-27 11:45:24 -0600413 */
414ulong board_get_usable_ram_top(ulong total_size)
415{
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600416 return CONFIG_SYS_SDRAM_BASE + usable_ram_size_below_4g();
Thierry Reding00f782a2015-07-27 11:45:24 -0600417}
Alexandre Courbotd6bf06c2015-10-19 13:57:02 +0900418
419/*
420 * This function is called right before the kernel is booted. "blob" is the
421 * device tree that will be passed to the kernel.
422 */
423int ft_system_setup(void *blob, bd_t *bd)
424{
425 const char *gpu_path =
426#if defined(CONFIG_TEGRA124) || defined(CONFIG_TEGRA210)
427 "/gpu@0,57000000";
428#else
429 NULL;
430#endif
431
432 /* Enable GPU node if GPU setup has been performed */
433 if (gpu_path != NULL)
Alexandre Courboteca676b2015-10-19 13:57:03 +0900434 return tegra_gpu_enable_node(blob, gpu_path);
Alexandre Courbotd6bf06c2015-10-19 13:57:02 +0900435
436 return 0;
437}