blob: 921095b276f5c3f937a83d90518a1b63944b9a67 [file] [log] [blame]
Masahiro Yamadae5e7a7c2016-12-30 22:41:46 +09001/*
2 * Copyright (C) 2016 Socionext Inc.
3 * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
4 *
5 * SPDX-License-Identifier: GPL-2.0+
6 */
7
8#include <common.h>
Simon Glass9d922452017-05-17 17:18:03 -06009#include <dm.h>
Masahiro Yamada954a9632017-12-30 02:00:09 +090010#include <linux/bitfield.h>
Masahiro Yamadae5e7a7c2016-12-30 22:41:46 +090011#include <linux/io.h>
Masahiro Yamada0cacd6b2017-05-09 15:52:04 +090012#include <linux/iopoll.h>
Masahiro Yamadae5e7a7c2016-12-30 22:41:46 +090013#include <linux/sizes.h>
Masahiro Yamada0cacd6b2017-05-09 15:52:04 +090014#include <libfdt.h>
Masahiro Yamadae5e7a7c2016-12-30 22:41:46 +090015#include <mmc.h>
16#include <sdhci.h>
17
18/* HRS - Host Register Set (specific to Cadence) */
19#define SDHCI_CDNS_HRS04 0x10 /* PHY access port */
20#define SDHCI_CDNS_HRS04_ACK BIT(26)
21#define SDHCI_CDNS_HRS04_RD BIT(25)
22#define SDHCI_CDNS_HRS04_WR BIT(24)
Masahiro Yamada954a9632017-12-30 02:00:09 +090023#define SDHCI_CDNS_HRS04_RDATA GENMASK(23, 16)
24#define SDHCI_CDNS_HRS04_WDATA GENMASK(15, 8)
25#define SDHCI_CDNS_HRS04_ADDR GENMASK(5, 0)
Masahiro Yamadae5e7a7c2016-12-30 22:41:46 +090026
Masahiro Yamada3d3108d2017-09-28 21:13:10 +090027#define SDHCI_CDNS_HRS06 0x18 /* eMMC control */
28#define SDHCI_CDNS_HRS06_TUNE_UP BIT(15)
Masahiro Yamada954a9632017-12-30 02:00:09 +090029#define SDHCI_CDNS_HRS06_TUNE GENMASK(13, 8)
30#define SDHCI_CDNS_HRS06_MODE GENMASK(2, 0)
Masahiro Yamada3d3108d2017-09-28 21:13:10 +090031#define SDHCI_CDNS_HRS06_MODE_SD 0x0
32#define SDHCI_CDNS_HRS06_MODE_MMC_SDR 0x2
33#define SDHCI_CDNS_HRS06_MODE_MMC_DDR 0x3
34#define SDHCI_CDNS_HRS06_MODE_MMC_HS200 0x4
35#define SDHCI_CDNS_HRS06_MODE_MMC_HS400 0x5
36#define SDHCI_CDNS_HRS06_MODE_MMC_HS400ES 0x6
37
Masahiro Yamadae5e7a7c2016-12-30 22:41:46 +090038/* SRS - Slot Register Set (SDHCI-compatible) */
39#define SDHCI_CDNS_SRS_BASE 0x200
40
41/* PHY */
42#define SDHCI_CDNS_PHY_DLY_SD_HS 0x00
43#define SDHCI_CDNS_PHY_DLY_SD_DEFAULT 0x01
44#define SDHCI_CDNS_PHY_DLY_UHS_SDR12 0x02
45#define SDHCI_CDNS_PHY_DLY_UHS_SDR25 0x03
46#define SDHCI_CDNS_PHY_DLY_UHS_SDR50 0x04
47#define SDHCI_CDNS_PHY_DLY_UHS_DDR50 0x05
48#define SDHCI_CDNS_PHY_DLY_EMMC_LEGACY 0x06
49#define SDHCI_CDNS_PHY_DLY_EMMC_SDR 0x07
50#define SDHCI_CDNS_PHY_DLY_EMMC_DDR 0x08
Masahiro Yamada0cacd6b2017-05-09 15:52:04 +090051#define SDHCI_CDNS_PHY_DLY_SDCLK 0x0b
52#define SDHCI_CDNS_PHY_DLY_HSMMC 0x0c
53#define SDHCI_CDNS_PHY_DLY_STROBE 0x0d
Masahiro Yamadae5e7a7c2016-12-30 22:41:46 +090054
55struct sdhci_cdns_plat {
56 struct mmc_config cfg;
57 struct mmc mmc;
58 void __iomem *hrs_addr;
59};
60
Masahiro Yamada0cacd6b2017-05-09 15:52:04 +090061struct sdhci_cdns_phy_cfg {
62 const char *property;
63 u8 addr;
64};
65
66static const struct sdhci_cdns_phy_cfg sdhci_cdns_phy_cfgs[] = {
67 { "cdns,phy-input-delay-sd-highspeed", SDHCI_CDNS_PHY_DLY_SD_HS, },
68 { "cdns,phy-input-delay-legacy", SDHCI_CDNS_PHY_DLY_SD_DEFAULT, },
69 { "cdns,phy-input-delay-sd-uhs-sdr12", SDHCI_CDNS_PHY_DLY_UHS_SDR12, },
70 { "cdns,phy-input-delay-sd-uhs-sdr25", SDHCI_CDNS_PHY_DLY_UHS_SDR25, },
71 { "cdns,phy-input-delay-sd-uhs-sdr50", SDHCI_CDNS_PHY_DLY_UHS_SDR50, },
72 { "cdns,phy-input-delay-sd-uhs-ddr50", SDHCI_CDNS_PHY_DLY_UHS_DDR50, },
73 { "cdns,phy-input-delay-mmc-highspeed", SDHCI_CDNS_PHY_DLY_EMMC_SDR, },
74 { "cdns,phy-input-delay-mmc-ddr", SDHCI_CDNS_PHY_DLY_EMMC_DDR, },
75 { "cdns,phy-dll-delay-sdclk", SDHCI_CDNS_PHY_DLY_SDCLK, },
76 { "cdns,phy-dll-delay-sdclk-hsmmc", SDHCI_CDNS_PHY_DLY_HSMMC, },
77 { "cdns,phy-dll-delay-strobe", SDHCI_CDNS_PHY_DLY_STROBE, },
78};
79
80static int sdhci_cdns_write_phy_reg(struct sdhci_cdns_plat *plat,
81 u8 addr, u8 data)
Masahiro Yamadae5e7a7c2016-12-30 22:41:46 +090082{
83 void __iomem *reg = plat->hrs_addr + SDHCI_CDNS_HRS04;
84 u32 tmp;
Masahiro Yamada0cacd6b2017-05-09 15:52:04 +090085 int ret;
Masahiro Yamadae5e7a7c2016-12-30 22:41:46 +090086
Masahiro Yamada954a9632017-12-30 02:00:09 +090087 tmp = FIELD_PREP(SDHCI_CDNS_HRS04_WDATA, data) |
88 FIELD_PREP(SDHCI_CDNS_HRS04_ADDR, addr);
Masahiro Yamadae5e7a7c2016-12-30 22:41:46 +090089 writel(tmp, reg);
90
91 tmp |= SDHCI_CDNS_HRS04_WR;
92 writel(tmp, reg);
93
Masahiro Yamada0cacd6b2017-05-09 15:52:04 +090094 ret = readl_poll_timeout(reg, tmp, tmp & SDHCI_CDNS_HRS04_ACK, 10);
95 if (ret)
96 return ret;
97
Masahiro Yamadae5e7a7c2016-12-30 22:41:46 +090098 tmp &= ~SDHCI_CDNS_HRS04_WR;
99 writel(tmp, reg);
Masahiro Yamada0cacd6b2017-05-09 15:52:04 +0900100
101 return 0;
Masahiro Yamadae5e7a7c2016-12-30 22:41:46 +0900102}
103
Masahiro Yamada0cacd6b2017-05-09 15:52:04 +0900104static int sdhci_cdns_phy_init(struct sdhci_cdns_plat *plat,
105 const void *fdt, int nodeoffset)
Masahiro Yamadae5e7a7c2016-12-30 22:41:46 +0900106{
Masahiro Yamadaaae6f012017-06-22 17:58:09 +0900107 const fdt32_t *prop;
Masahiro Yamada0cacd6b2017-05-09 15:52:04 +0900108 int ret, i;
109
110 for (i = 0; i < ARRAY_SIZE(sdhci_cdns_phy_cfgs); i++) {
111 prop = fdt_getprop(fdt, nodeoffset,
112 sdhci_cdns_phy_cfgs[i].property, NULL);
113 if (!prop)
114 continue;
115
116 ret = sdhci_cdns_write_phy_reg(plat,
117 sdhci_cdns_phy_cfgs[i].addr,
118 fdt32_to_cpu(*prop));
119 if (ret)
120 return ret;
121 }
122
123 return 0;
Masahiro Yamadae5e7a7c2016-12-30 22:41:46 +0900124}
125
Masahiro Yamada3d3108d2017-09-28 21:13:10 +0900126static void sdhci_cdns_set_control_reg(struct sdhci_host *host)
127{
128 struct mmc *mmc = host->mmc;
129 struct sdhci_cdns_plat *plat = dev_get_platdata(mmc->dev);
130 unsigned int clock = mmc->clock;
131 u32 mode, tmp;
132
133 /*
134 * REVISIT:
135 * The mode should be decided by MMC_TIMING_* like Linux, but
136 * U-Boot does not support timing. Use the clock frequency instead.
137 */
138 if (clock <= 26000000)
139 mode = SDHCI_CDNS_HRS06_MODE_SD; /* use this for Legacy */
140 else if (clock <= 52000000) {
141 if (mmc->ddr_mode)
142 mode = SDHCI_CDNS_HRS06_MODE_MMC_DDR;
143 else
144 mode = SDHCI_CDNS_HRS06_MODE_MMC_SDR;
145 } else {
146 /*
147 * REVISIT:
148 * The IP supports HS200/HS400, revisit once U-Boot support it
149 */
150 printf("unsupported frequency %d\n", clock);
151 return;
152 }
153
154 tmp = readl(plat->hrs_addr + SDHCI_CDNS_HRS06);
Masahiro Yamada954a9632017-12-30 02:00:09 +0900155 tmp &= ~SDHCI_CDNS_HRS06_MODE;
156 tmp |= FIELD_PREP(SDHCI_CDNS_HRS06_MODE, mode);
Masahiro Yamada3d3108d2017-09-28 21:13:10 +0900157 writel(tmp, plat->hrs_addr + SDHCI_CDNS_HRS06);
158}
159
160static const struct sdhci_ops sdhci_cdns_ops = {
161 .set_control_reg = sdhci_cdns_set_control_reg,
162};
163
Masahiro Yamadae5e7a7c2016-12-30 22:41:46 +0900164static int sdhci_cdns_bind(struct udevice *dev)
165{
166 struct sdhci_cdns_plat *plat = dev_get_platdata(dev);
167
168 return sdhci_bind(dev, &plat->mmc, &plat->cfg);
169}
170
171static int sdhci_cdns_probe(struct udevice *dev)
172{
Masahiro Yamada0cacd6b2017-05-09 15:52:04 +0900173 DECLARE_GLOBAL_DATA_PTR;
Masahiro Yamadae5e7a7c2016-12-30 22:41:46 +0900174 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
175 struct sdhci_cdns_plat *plat = dev_get_platdata(dev);
176 struct sdhci_host *host = dev_get_priv(dev);
177 fdt_addr_t base;
178 int ret;
179
Simon Glassa821c4a2017-05-17 17:18:05 -0600180 base = devfdt_get_addr(dev);
Masahiro Yamadae5e7a7c2016-12-30 22:41:46 +0900181 if (base == FDT_ADDR_T_NONE)
182 return -EINVAL;
183
184 plat->hrs_addr = devm_ioremap(dev, base, SZ_1K);
185 if (!plat->hrs_addr)
186 return -ENOMEM;
187
188 host->name = dev->name;
189 host->ioaddr = plat->hrs_addr + SDHCI_CDNS_SRS_BASE;
Masahiro Yamada3d3108d2017-09-28 21:13:10 +0900190 host->ops = &sdhci_cdns_ops;
Masahiro Yamadae5e7a7c2016-12-30 22:41:46 +0900191 host->quirks |= SDHCI_QUIRK_WAIT_SEND_CMD;
192
Masahiro Yamada4041bf72017-12-30 02:00:10 +0900193 ret = mmc_of_parse(dev, &plat->cfg);
194 if (ret)
195 return ret;
196
Simon Glassda409cc2017-05-17 17:18:09 -0600197 ret = sdhci_cdns_phy_init(plat, gd->fdt_blob, dev_of_offset(dev));
Masahiro Yamada0cacd6b2017-05-09 15:52:04 +0900198 if (ret)
199 return ret;
Masahiro Yamadae5e7a7c2016-12-30 22:41:46 +0900200
201 ret = sdhci_setup_cfg(&plat->cfg, host, 0, 0);
202 if (ret)
203 return ret;
204
205 upriv->mmc = &plat->mmc;
206 host->mmc = &plat->mmc;
207 host->mmc->priv = host;
208
209 return sdhci_probe(dev);
210}
211
212static const struct udevice_id sdhci_cdns_match[] = {
213 { .compatible = "socionext,uniphier-sd4hc" },
214 { .compatible = "cdns,sd4hc" },
215 { /* sentinel */ }
216};
217
218U_BOOT_DRIVER(sdhci_cdns) = {
219 .name = "sdhci-cdns",
220 .id = UCLASS_MMC,
221 .of_match = sdhci_cdns_match,
222 .bind = sdhci_cdns_bind,
223 .probe = sdhci_cdns_probe,
224 .priv_auto_alloc_size = sizeof(struct sdhci_host),
225 .platdata_auto_alloc_size = sizeof(struct sdhci_cdns_plat),
226 .ops = &sdhci_ops,
227};