blob: fedd7c8f7e00d0427405173849e6c0743d6b886f [file] [log] [blame]
Dirk Behme0b02b182008-12-14 09:47:13 +01001/*
2 * armboot - Startup Code for OMAP3530/ARM Cortex CPU-core
3 *
4 * Copyright (c) 2004 Texas Instruments <r-woodruff2@ti.com>
5 *
6 * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
7 * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
Detlev Zundel792a09e2009-05-13 10:54:10 +02008 * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
Dirk Behme0b02b182008-12-14 09:47:13 +01009 * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
10 * Copyright (c) 2003 Kshitij <kshitij@ti.com>
11 * Copyright (c) 2006-2008 Syed Mohammed Khasim <x0khasim@ti.com>
12 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +020013 * SPDX-License-Identifier: GPL-2.0+
Dirk Behme0b02b182008-12-14 09:47:13 +010014 */
15
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020016#include <asm-offsets.h>
Dirk Behme0b02b182008-12-14 09:47:13 +010017#include <config.h>
18#include <version.h>
Aneesh Va8c68632011-11-21 23:34:00 +000019#include <asm/system.h>
Aneesh V74236ac2012-03-08 07:20:18 +000020#include <linux/linkage.h>
Dirk Behme0b02b182008-12-14 09:47:13 +010021
Dirk Behme0b02b182008-12-14 09:47:13 +010022/*************************************************************************
23 *
24 * Startup Code (reset vector)
25 *
26 * do important init only if we don't start from memory!
27 * setup Memory and board specific bits prior to relocation.
28 * relocate armboot to ram
29 * setup stack
30 *
31 *************************************************************************/
32
Albert ARIBAUD41623c92014-04-15 16:13:51 +020033 .globl reset
Heiko Schocher561142a2010-09-17 13:10:41 +020034
35reset:
Aneesh V8cf686e2011-07-21 09:10:27 -040036 bl save_boot_params
Heiko Schocher561142a2010-09-17 13:10:41 +020037 /*
Andre Przywarac4a4e2e2013-04-02 05:43:36 +000038 * disable interrupts (FIQ and IRQ), also set the cpu to SVC32 mode,
39 * except if in HYP mode already
Heiko Schocher561142a2010-09-17 13:10:41 +020040 */
41 mrs r0, cpsr
Andre Przywarac4a4e2e2013-04-02 05:43:36 +000042 and r1, r0, #0x1f @ mask mode bits
43 teq r1, #0x1a @ test for HYP mode
44 bicne r0, r0, #0x1f @ clear all mode bits
45 orrne r0, r0, #0x13 @ set SVC mode
46 orr r0, r0, #0xc0 @ disable FIQ and IRQ
Heiko Schocher561142a2010-09-17 13:10:41 +020047 msr cpsr,r0
48
Aneesh Va8c68632011-11-21 23:34:00 +000049/*
50 * Setup vector:
51 * (OMAP4 spl TEXT_BASE is not 32 byte aligned.
52 * Continue to use ROM code vector only in OMAP4 spl)
53 */
54#if !(defined(CONFIG_OMAP44XX) && defined(CONFIG_SPL_BUILD))
55 /* Set V=0 in CP15 SCTRL register - for VBAR to point to vector */
56 mrc p15, 0, r0, c1, c0, 0 @ Read CP15 SCTRL Register
57 bic r0, #CR_V @ V = 0
58 mcr p15, 0, r0, c1, c0, 0 @ Write CP15 SCTRL Register
59
60 /* Set vector address in CP15 VBAR register */
61 ldr r0, =_start
62 mcr p15, 0, r0, c12, c0, 0 @Set VBAR
63#endif
64
Heiko Schocher561142a2010-09-17 13:10:41 +020065 /* the mask ROM code should have PLL and others stable */
66#ifndef CONFIG_SKIP_LOWLEVEL_INIT
Simon Glass80433c92011-11-05 03:56:51 +000067 bl cpu_init_cp15
Heiko Schocher561142a2010-09-17 13:10:41 +020068 bl cpu_init_crit
69#endif
70
Albert ARIBAUDe05e5de2013-01-08 10:18:02 +000071 bl _main
Heiko Schocher561142a2010-09-17 13:10:41 +020072
73/*------------------------------------------------------------------------------*/
74
Albert ARIBAUDe05e5de2013-01-08 10:18:02 +000075ENTRY(c_runtime_cpu_setup)
Aneesh Vc2dd0d42011-06-16 23:30:49 +000076/*
77 * If I-cache is enabled invalidate it
78 */
79#ifndef CONFIG_SYS_ICACHE_OFF
80 mcr p15, 0, r0, c7, c5, 0 @ invalidate icache
81 mcr p15, 0, r0, c7, c10, 4 @ DSB
82 mcr p15, 0, r0, c7, c5, 4 @ ISB
83#endif
Tetsuyuki Kobayashif8b9d1d2012-06-25 02:40:57 +000084/*
85 * Move vector table
86 */
Tetsuyuki Kobayashif8b9d1d2012-06-25 02:40:57 +000087 /* Set vector address in CP15 VBAR register */
88 ldr r0, =_start
Tetsuyuki Kobayashif8b9d1d2012-06-25 02:40:57 +000089 mcr p15, 0, r0, c12, c0, 0 @Set VBAR
Tetsuyuki Kobayashif8b9d1d2012-06-25 02:40:57 +000090
Albert ARIBAUDe05e5de2013-01-08 10:18:02 +000091 bx lr
Heiko Schocher561142a2010-09-17 13:10:41 +020092
Albert ARIBAUDe05e5de2013-01-08 10:18:02 +000093ENDPROC(c_runtime_cpu_setup)
Heiko Schocherc3d3a542010-10-11 14:08:15 +020094
Dirk Behme0b02b182008-12-14 09:47:13 +010095/*************************************************************************
96 *
Tetsuyuki Kobayashi6f0dba82012-07-06 21:14:20 +000097 * void save_boot_params(u32 r0, u32 r1, u32 r2, u32 r3)
98 * __attribute__((weak));
99 *
100 * Stack pointer is not yet initialized at this moment
101 * Don't save anything to stack even if compiled with -O0
102 *
103 *************************************************************************/
104ENTRY(save_boot_params)
105 bx lr @ back to my caller
106ENDPROC(save_boot_params)
107 .weak save_boot_params
108
109/*************************************************************************
110 *
Simon Glass80433c92011-11-05 03:56:51 +0000111 * cpu_init_cp15
Dirk Behme0b02b182008-12-14 09:47:13 +0100112 *
Simon Glass80433c92011-11-05 03:56:51 +0000113 * Setup CP15 registers (cache, MMU, TLBs). The I-cache is turned on unless
114 * CONFIG_SYS_ICACHE_OFF is defined.
Dirk Behme0b02b182008-12-14 09:47:13 +0100115 *
116 *************************************************************************/
Aneesh V74236ac2012-03-08 07:20:18 +0000117ENTRY(cpu_init_cp15)
Dirk Behme0b02b182008-12-14 09:47:13 +0100118 /*
119 * Invalidate L1 I/D
120 */
121 mov r0, #0 @ set up for MCR
122 mcr p15, 0, r0, c8, c7, 0 @ invalidate TLBs
123 mcr p15, 0, r0, c7, c5, 0 @ invalidate icache
Aneesh Vc2dd0d42011-06-16 23:30:49 +0000124 mcr p15, 0, r0, c7, c5, 6 @ invalidate BP array
125 mcr p15, 0, r0, c7, c10, 4 @ DSB
126 mcr p15, 0, r0, c7, c5, 4 @ ISB
Dirk Behme0b02b182008-12-14 09:47:13 +0100127
128 /*
129 * disable MMU stuff and caches
130 */
131 mrc p15, 0, r0, c1, c0, 0
132 bic r0, r0, #0x00002000 @ clear bits 13 (--V-)
133 bic r0, r0, #0x00000007 @ clear bits 2:0 (-CAM)
134 orr r0, r0, #0x00000002 @ set bit 1 (--A-) Align
Aneesh Vc2dd0d42011-06-16 23:30:49 +0000135 orr r0, r0, #0x00000800 @ set bit 11 (Z---) BTB
136#ifdef CONFIG_SYS_ICACHE_OFF
137 bic r0, r0, #0x00001000 @ clear bit 12 (I) I-cache
138#else
139 orr r0, r0, #0x00001000 @ set bit 12 (I) I-cache
140#endif
Dirk Behme0b02b182008-12-14 09:47:13 +0100141 mcr p15, 0, r0, c1, c0, 0
Stephen Warren06785872013-02-26 12:28:27 +0000142
Stephen Warrenc5d47522013-03-04 13:29:40 +0000143#ifdef CONFIG_ARM_ERRATA_716044
144 mrc p15, 0, r0, c1, c0, 0 @ read system control register
145 orr r0, r0, #1 << 11 @ set bit #11
146 mcr p15, 0, r0, c1, c0, 0 @ write system control register
147#endif
148
Nitin Gargf71cbfe2014-04-02 08:55:01 -0500149#if (defined(CONFIG_ARM_ERRATA_742230) || defined(CONFIG_ARM_ERRATA_794072))
Stephen Warren06785872013-02-26 12:28:27 +0000150 mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register
151 orr r0, r0, #1 << 4 @ set bit #4
152 mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register
153#endif
154
155#ifdef CONFIG_ARM_ERRATA_743622
156 mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register
157 orr r0, r0, #1 << 6 @ set bit #6
158 mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register
159#endif
160
161#ifdef CONFIG_ARM_ERRATA_751472
162 mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register
163 orr r0, r0, #1 << 11 @ set bit #11
164 mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register
165#endif
Nitin Gargb7588e32014-04-02 08:55:02 -0500166#ifdef CONFIG_ARM_ERRATA_761320
167 mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register
168 orr r0, r0, #1 << 21 @ set bit #21
169 mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register
170#endif
Stephen Warren06785872013-02-26 12:28:27 +0000171
Simon Glass80433c92011-11-05 03:56:51 +0000172 mov pc, lr @ back to my caller
Aneesh V74236ac2012-03-08 07:20:18 +0000173ENDPROC(cpu_init_cp15)
Simon Glass80433c92011-11-05 03:56:51 +0000174
175#ifndef CONFIG_SKIP_LOWLEVEL_INIT
176/*************************************************************************
177 *
178 * CPU_init_critical registers
179 *
180 * setup important registers
181 * setup memory timing
182 *
183 *************************************************************************/
Aneesh V74236ac2012-03-08 07:20:18 +0000184ENTRY(cpu_init_crit)
Dirk Behme0b02b182008-12-14 09:47:13 +0100185 /*
186 * Jump to board specific initialization...
187 * The Mask ROM will have already initialized
188 * basic memory. Go here to bump up clock rate and handle
189 * wake up conditions.
190 */
Benoît Thébaudeau63ee53a2012-08-10 12:05:16 +0000191 b lowlevel_init @ go setup pll,mux,memory
Aneesh V74236ac2012-03-08 07:20:18 +0000192ENDPROC(cpu_init_crit)
Rob Herring22193542011-06-28 05:39:38 +0000193#endif