blob: 2ff960e3bb784149ccc2650f5e8700b3a9ee8a4d [file] [log] [blame]
Fabio Estevam14a16132014-06-24 17:41:01 -03001/*
2 * Copyright (C) 2014 Freescale Semiconductor, Inc.
3 *
4 * Author: Fabio Estevam <fabio.estevam@freescale.com>
5 *
6 * SPDX-License-Identifier: GPL-2.0+
7 */
8
9#include <asm/arch/clock.h>
Fabio Estevamd1458782014-08-15 00:24:29 -030010#include <asm/arch/crm_regs.h>
Fabio Estevam14a16132014-06-24 17:41:01 -030011#include <asm/arch/iomux.h>
12#include <asm/arch/imx-regs.h>
13#include <asm/arch/mx6-pins.h>
14#include <asm/arch/sys_proto.h>
15#include <asm/gpio.h>
16#include <asm/imx-common/iomux-v3.h>
17#include <asm/io.h>
Fabio Estevamfa8cf312014-07-09 16:13:30 -030018#include <asm/imx-common/mxc_i2c.h>
Fabio Estevam14a16132014-06-24 17:41:01 -030019#include <linux/sizes.h>
20#include <common.h>
21#include <fsl_esdhc.h>
22#include <mmc.h>
Fabio Estevamfa8cf312014-07-09 16:13:30 -030023#include <i2c.h>
Fabio Estevamd1458782014-08-15 00:24:29 -030024#include <miiphy.h>
25#include <netdev.h>
Fabio Estevamfa8cf312014-07-09 16:13:30 -030026#include <power/pmic.h>
27#include <power/pfuze100_pmic.h>
Ye.Li1f98e312014-11-06 16:29:01 +080028#include "../common/pfuze.h"
Peng Fana511a3e2014-11-10 08:50:40 +080029#include <usb.h>
30#include <usb/ehci-fsl.h>
Fabio Estevam14a16132014-06-24 17:41:01 -030031
32DECLARE_GLOBAL_DATA_PTR;
33
34#define UART_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
35 PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
36 PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
37
38#define USDHC_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
39 PAD_CTL_PUS_22K_UP | PAD_CTL_SPEED_LOW | \
40 PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
41
Fabio Estevamfa8cf312014-07-09 16:13:30 -030042#define I2C_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
43 PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
44 PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
45 PAD_CTL_ODE)
46
Fabio Estevamd1458782014-08-15 00:24:29 -030047#define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_PUE | \
48 PAD_CTL_SPEED_HIGH | \
49 PAD_CTL_DSE_48ohm | PAD_CTL_SRE_FAST)
50
51#define ENET_CLK_PAD_CTRL (PAD_CTL_SPEED_MED | \
52 PAD_CTL_DSE_120ohm | PAD_CTL_SRE_FAST)
53
54#define ENET_RX_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
55 PAD_CTL_SPEED_HIGH | PAD_CTL_SRE_FAST)
56
57#define I2C_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
58 PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
59 PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
60 PAD_CTL_ODE)
61
Fabio Estevam14a16132014-06-24 17:41:01 -030062int dram_init(void)
63{
64 gd->ram_size = PHYS_SDRAM_SIZE;
65
66 return 0;
67}
68
69static iomux_v3_cfg_t const uart1_pads[] = {
70 MX6_PAD_GPIO1_IO04__UART1_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
71 MX6_PAD_GPIO1_IO05__UART1_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
72};
73
Ye.Lid0fbca22014-11-04 15:36:40 +080074static iomux_v3_cfg_t const usdhc2_pads[] = {
75 MX6_PAD_SD2_CLK__USDHC2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
76 MX6_PAD_SD2_CMD__USDHC2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
77 MX6_PAD_SD2_DATA0__USDHC2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
78 MX6_PAD_SD2_DATA1__USDHC2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
79 MX6_PAD_SD2_DATA2__USDHC2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
80 MX6_PAD_SD2_DATA3__USDHC2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
81};
82
83static iomux_v3_cfg_t const usdhc3_pads[] = {
84 MX6_PAD_SD3_CLK__USDHC3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
85 MX6_PAD_SD3_CMD__USDHC3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
86 MX6_PAD_SD3_DATA0__USDHC3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
87 MX6_PAD_SD3_DATA1__USDHC3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
88 MX6_PAD_SD3_DATA2__USDHC3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
89 MX6_PAD_SD3_DATA3__USDHC3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
90 MX6_PAD_SD3_DATA4__USDHC3_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
91 MX6_PAD_SD3_DATA5__USDHC3_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
92 MX6_PAD_SD3_DATA6__USDHC3_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
93 MX6_PAD_SD3_DATA7__USDHC3_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
94
95 /* CD pin */
96 MX6_PAD_KEY_COL0__GPIO2_IO_10 | MUX_PAD_CTRL(NO_PAD_CTRL),
97
98 /* RST_B, used for power reset cycle */
99 MX6_PAD_KEY_COL1__GPIO2_IO_11 | MUX_PAD_CTRL(NO_PAD_CTRL),
100};
101
Fabio Estevam14a16132014-06-24 17:41:01 -0300102static iomux_v3_cfg_t const usdhc4_pads[] = {
103 MX6_PAD_SD4_CLK__USDHC4_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
104 MX6_PAD_SD4_CMD__USDHC4_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
105 MX6_PAD_SD4_DATA0__USDHC4_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
106 MX6_PAD_SD4_DATA1__USDHC4_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
107 MX6_PAD_SD4_DATA2__USDHC4_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
108 MX6_PAD_SD4_DATA3__USDHC4_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
109 MX6_PAD_SD4_DATA7__GPIO6_IO_21 | MUX_PAD_CTRL(NO_PAD_CTRL),
110};
111
Fabio Estevamd1458782014-08-15 00:24:29 -0300112static iomux_v3_cfg_t const fec1_pads[] = {
113 MX6_PAD_ENET1_MDC__ENET1_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
114 MX6_PAD_ENET1_MDIO__ENET1_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
115 MX6_PAD_RGMII1_RX_CTL__ENET1_RX_EN | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
116 MX6_PAD_RGMII1_RD0__ENET1_RX_DATA_0 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
117 MX6_PAD_RGMII1_RD1__ENET1_RX_DATA_1 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
118 MX6_PAD_RGMII1_RD2__ENET1_RX_DATA_2 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
119 MX6_PAD_RGMII1_RD3__ENET1_RX_DATA_3 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
120 MX6_PAD_RGMII1_RXC__ENET1_RX_CLK | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
121 MX6_PAD_RGMII1_TX_CTL__ENET1_TX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
122 MX6_PAD_RGMII1_TD0__ENET1_TX_DATA_0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
123 MX6_PAD_RGMII1_TD1__ENET1_TX_DATA_1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
124 MX6_PAD_RGMII1_TD2__ENET1_TX_DATA_2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
125 MX6_PAD_RGMII1_TD3__ENET1_TX_DATA_3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
126 MX6_PAD_RGMII1_TXC__ENET1_RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
127};
128
129static iomux_v3_cfg_t const peri_3v3_pads[] = {
130 MX6_PAD_QSPI1A_DATA0__GPIO4_IO_16 | MUX_PAD_CTRL(NO_PAD_CTRL),
131};
132
133static iomux_v3_cfg_t const phy_control_pads[] = {
134 /* 25MHz Ethernet PHY Clock */
135 MX6_PAD_ENET2_RX_CLK__ENET2_REF_CLK_25M | MUX_PAD_CTRL(ENET_CLK_PAD_CTRL),
136
137 /* ENET PHY Power */
138 MX6_PAD_ENET2_COL__GPIO2_IO_6 | MUX_PAD_CTRL(NO_PAD_CTRL),
139
140 /* AR8031 PHY Reset */
141 MX6_PAD_ENET2_CRS__GPIO2_IO_7 | MUX_PAD_CTRL(NO_PAD_CTRL),
142};
143
Fabio Estevam14a16132014-06-24 17:41:01 -0300144static void setup_iomux_uart(void)
145{
146 imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
147}
148
Fabio Estevamd1458782014-08-15 00:24:29 -0300149static int setup_fec(void)
150{
151 struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
152 struct anatop_regs *anatop = (struct anatop_regs *)ANATOP_BASE_ADDR;
Fabio Estevamd1458782014-08-15 00:24:29 -0300153 int reg;
154
155 /* Use 125MHz anatop loopback REF_CLK1 for ENET1 */
156 clrsetbits_le32(&iomuxc_regs->gpr[1], IOMUX_GPR1_FEC1_MASK, 0);
157
158 imx_iomux_v3_setup_multiple_pads(phy_control_pads,
159 ARRAY_SIZE(phy_control_pads));
160
161 /* Enable the ENET power, active low */
162 gpio_direction_output(IMX_GPIO_NR(2, 6) , 0);
163
164 /* Reset AR8031 PHY */
165 gpio_direction_output(IMX_GPIO_NR(2, 7) , 0);
166 udelay(500);
167 gpio_set_value(IMX_GPIO_NR(2, 7), 1);
168
169 reg = readl(&anatop->pll_enet);
170 reg |= BM_ANADIG_PLL_ENET_REF_25M_ENABLE;
171 writel(reg, &anatop->pll_enet);
172
Stefan Roese77317452014-11-27 13:46:43 +0100173 return enable_fec_anatop_clock(ENET_125MHZ);
Fabio Estevamd1458782014-08-15 00:24:29 -0300174}
175
176int board_eth_init(bd_t *bis)
177{
178 imx_iomux_v3_setup_multiple_pads(fec1_pads, ARRAY_SIZE(fec1_pads));
179 setup_fec();
180
181 return cpu_eth_init(bis);
182}
183
Fabio Estevamfa8cf312014-07-09 16:13:30 -0300184#define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
185/* I2C1 for PMIC */
Fabio Estevambcaa0752014-09-13 18:21:35 -0300186static struct i2c_pads_info i2c_pad_info1 = {
Fabio Estevamfa8cf312014-07-09 16:13:30 -0300187 .scl = {
188 .i2c_mode = MX6_PAD_GPIO1_IO00__I2C1_SCL | PC,
189 .gpio_mode = MX6_PAD_GPIO1_IO00__GPIO1_IO_0 | PC,
190 .gp = IMX_GPIO_NR(1, 0),
191 },
192 .sda = {
193 .i2c_mode = MX6_PAD_GPIO1_IO01__I2C1_SDA | PC,
194 .gpio_mode = MX6_PAD_GPIO1_IO01__GPIO1_IO_1 | PC,
195 .gp = IMX_GPIO_NR(1, 1),
196 },
197};
198
Ye.Li1f98e312014-11-06 16:29:01 +0800199int power_init_board(void)
Fabio Estevamfa8cf312014-07-09 16:13:30 -0300200{
201 struct pmic *p;
Peng Fan258c98f2015-01-27 10:14:04 +0800202 unsigned int reg, ret;
Fabio Estevamfa8cf312014-07-09 16:13:30 -0300203
Ye.Li1f98e312014-11-06 16:29:01 +0800204 p = pfuze_common_init(I2C_PMIC);
205 if (!p)
206 return -ENODEV;
Fabio Estevamfa8cf312014-07-09 16:13:30 -0300207
Peng Fan258c98f2015-01-27 10:14:04 +0800208 ret = pfuze_mode_init(p, APS_PFM);
209 if (ret < 0)
210 return ret;
211
Fabio Estevamfa8cf312014-07-09 16:13:30 -0300212 /* Enable power of VGEN5 3V3, needed for SD3 */
213 pmic_reg_read(p, PFUZE100_VGEN5VOL, &reg);
Ye.Li1f98e312014-11-06 16:29:01 +0800214 reg &= ~LDO_VOL_MASK;
215 reg |= (LDOB_3_30V | (1 << LDO_EN));
Fabio Estevamfa8cf312014-07-09 16:13:30 -0300216 pmic_reg_write(p, PFUZE100_VGEN5VOL, reg);
217
218 return 0;
219}
220
Peng Fana511a3e2014-11-10 08:50:40 +0800221#ifdef CONFIG_USB_EHCI_MX6
222#define USB_OTHERREGS_OFFSET 0x800
223#define UCTRL_PWR_POL (1 << 9)
224
225static iomux_v3_cfg_t const usb_otg_pads[] = {
226 /* OGT1 */
227 MX6_PAD_GPIO1_IO09__USB_OTG1_PWR | MUX_PAD_CTRL(NO_PAD_CTRL),
228 MX6_PAD_GPIO1_IO10__ANATOP_OTG1_ID | MUX_PAD_CTRL(NO_PAD_CTRL),
229 /* OTG2 */
230 MX6_PAD_GPIO1_IO12__USB_OTG2_PWR | MUX_PAD_CTRL(NO_PAD_CTRL)
231};
232
233static void setup_usb(void)
234{
235 imx_iomux_v3_setup_multiple_pads(usb_otg_pads,
236 ARRAY_SIZE(usb_otg_pads));
237}
238
239int board_usb_phy_mode(int port)
240{
241 if (port == 1)
242 return USB_INIT_HOST;
243 else
244 return usb_phy_mode(port);
245}
246
247int board_ehci_hcd_init(int port)
248{
249 u32 *usbnc_usb_ctrl;
250
251 if (port > 1)
252 return -EINVAL;
253
254 usbnc_usb_ctrl = (u32 *)(USB_BASE_ADDR + USB_OTHERREGS_OFFSET +
255 port * 4);
256
257 /* Set Power polarity */
258 setbits_le32(usbnc_usb_ctrl, UCTRL_PWR_POL);
259
260 return 0;
261}
262#endif
263
Fabio Estevamd1458782014-08-15 00:24:29 -0300264int board_phy_config(struct phy_device *phydev)
265{
266 /*
267 * Enable 1.8V(SEL_1P5_1P8_POS_REG) on
268 * Phy control debug reg 0
269 */
270 phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x1f);
271 phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x8);
272
273 /* rgmii tx clock delay enable */
274 phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x05);
275 phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x100);
276
277 if (phydev->drv->config)
278 phydev->drv->config(phydev);
279
280 return 0;
281}
282
Fabio Estevam14a16132014-06-24 17:41:01 -0300283int board_early_init_f(void)
284{
285 setup_iomux_uart();
Fabio Estevamfa8cf312014-07-09 16:13:30 -0300286
Fabio Estevamd1458782014-08-15 00:24:29 -0300287 /* Enable PERI_3V3, which is used by SD2, ENET, LVDS, BT */
288 imx_iomux_v3_setup_multiple_pads(peri_3v3_pads,
289 ARRAY_SIZE(peri_3v3_pads));
290
291 /* Active high for ncp692 */
292 gpio_direction_output(IMX_GPIO_NR(4, 16) , 1);
293
Tom Rinifc9b0b82014-12-11 18:40:49 -0500294#ifdef CONFIG_USB_EHCI_MX6
295 setup_usb();
296#endif
297
Fabio Estevam14a16132014-06-24 17:41:01 -0300298 return 0;
299}
300
Ye.Lid0fbca22014-11-04 15:36:40 +0800301static struct fsl_esdhc_cfg usdhc_cfg[3] = {
302 {USDHC2_BASE_ADDR, 0, 4},
303 {USDHC3_BASE_ADDR},
Fabio Estevam14a16132014-06-24 17:41:01 -0300304 {USDHC4_BASE_ADDR},
305};
306
Ye.Lid0fbca22014-11-04 15:36:40 +0800307#define USDHC3_CD_GPIO IMX_GPIO_NR(2, 10)
308#define USDHC3_PWR_GPIO IMX_GPIO_NR(2, 11)
309#define USDHC4_CD_GPIO IMX_GPIO_NR(6, 21)
310
Fabio Estevam14a16132014-06-24 17:41:01 -0300311int board_mmc_getcd(struct mmc *mmc)
312{
Ye.Lid0fbca22014-11-04 15:36:40 +0800313 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
314 int ret = 0;
315
316 switch (cfg->esdhc_base) {
317 case USDHC2_BASE_ADDR:
318 ret = 1; /* Assume uSDHC2 is always present */
319 break;
320 case USDHC3_BASE_ADDR:
321 ret = !gpio_get_value(USDHC3_CD_GPIO);
322 break;
323 case USDHC4_BASE_ADDR:
324 ret = !gpio_get_value(USDHC4_CD_GPIO);
325 break;
326 }
327
328 return ret;
Fabio Estevam14a16132014-06-24 17:41:01 -0300329}
330
331int board_mmc_init(bd_t *bis)
332{
Peng Fan1565d542014-12-30 17:24:03 +0800333#ifndef CONFIG_SPL_BUILD
Ye.Lid0fbca22014-11-04 15:36:40 +0800334 int i, ret;
Fabio Estevam14a16132014-06-24 17:41:01 -0300335
Ye.Lid0fbca22014-11-04 15:36:40 +0800336 /*
337 * According to the board_mmc_init() the following map is done:
338 * (U-boot device node) (Physical Port)
339 * mmc0 USDHC2
340 * mmc1 USDHC3
341 * mmc2 USDHC4
342 */
343 for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
344 switch (i) {
345 case 0:
346 imx_iomux_v3_setup_multiple_pads(
347 usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
348 usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
349 break;
350 case 1:
351 imx_iomux_v3_setup_multiple_pads(
352 usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
353 gpio_direction_input(USDHC3_CD_GPIO);
354 gpio_direction_output(USDHC3_PWR_GPIO, 1);
355 usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
356 break;
357 case 2:
358 imx_iomux_v3_setup_multiple_pads(
359 usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
360 gpio_direction_input(USDHC4_CD_GPIO);
361 usdhc_cfg[2].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
362 break;
363 default:
364 printf("Warning: you configured more USDHC controllers"
365 "(%d) than supported by the board\n", i + 1);
366 return -EINVAL;
367 }
368
369 ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
370 if (ret) {
371 printf("Warning: failed to initialize mmc dev %d\n", i);
372 return ret;
373 }
374 }
375
376 return 0;
Peng Fan1565d542014-12-30 17:24:03 +0800377#else
378 struct src *src_regs = (struct src *)SRC_BASE_ADDR;
379 u32 val;
380 u32 port;
381
382 val = readl(&src_regs->sbmr1);
383
384 if ((val & 0xc0) != 0x40) {
385 printf("Not boot from USDHC!\n");
386 return -EINVAL;
387 }
388
389 port = (val >> 11) & 0x3;
390 printf("port %d\n", port);
391 switch (port) {
392 case 1:
393 imx_iomux_v3_setup_multiple_pads(
394 usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
395 usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
396 usdhc_cfg[0].esdhc_base = USDHC2_BASE_ADDR;
397 break;
398 case 2:
399 imx_iomux_v3_setup_multiple_pads(
400 usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
401 gpio_direction_input(USDHC3_CD_GPIO);
402 gpio_direction_output(USDHC3_PWR_GPIO, 1);
403 usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
404 usdhc_cfg[0].esdhc_base = USDHC3_BASE_ADDR;
405 break;
406 case 3:
407 imx_iomux_v3_setup_multiple_pads(
408 usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
409 gpio_direction_input(USDHC4_CD_GPIO);
410 usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
411 usdhc_cfg[0].esdhc_base = USDHC4_BASE_ADDR;
412 break;
413 }
414
415 gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
416 return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
417#endif
Fabio Estevam14a16132014-06-24 17:41:01 -0300418}
419
Peng Fanfad7d732014-12-31 11:01:40 +0800420#ifdef CONFIG_FSL_QSPI
421
422#define QSPI_PAD_CTRL1 \
423 (PAD_CTL_SRE_FAST | PAD_CTL_SPEED_HIGH | \
424 PAD_CTL_PKE | PAD_CTL_PUE | PAD_CTL_PUS_47K_UP | PAD_CTL_DSE_40ohm)
425
426static iomux_v3_cfg_t const quadspi_pads[] = {
427 MX6_PAD_NAND_WP_B__QSPI2_A_DATA_0 | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
428 MX6_PAD_NAND_READY_B__QSPI2_A_DATA_1 | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
429 MX6_PAD_NAND_CE0_B__QSPI2_A_DATA_2 | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
430 MX6_PAD_NAND_CE1_B__QSPI2_A_DATA_3 | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
431 MX6_PAD_NAND_ALE__QSPI2_A_SS0_B | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
432 MX6_PAD_NAND_CLE__QSPI2_A_SCLK | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
433 MX6_PAD_NAND_DATA07__QSPI2_A_DQS | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
434 MX6_PAD_NAND_DATA01__QSPI2_B_DATA_0 | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
435 MX6_PAD_NAND_DATA00__QSPI2_B_DATA_1 | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
436 MX6_PAD_NAND_WE_B__QSPI2_B_DATA_2 | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
437 MX6_PAD_NAND_RE_B__QSPI2_B_DATA_3 | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
438 MX6_PAD_NAND_DATA03__QSPI2_B_SS0_B | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
439 MX6_PAD_NAND_DATA02__QSPI2_B_SCLK | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
440 MX6_PAD_NAND_DATA05__QSPI2_B_DQS | MUX_PAD_CTRL(QSPI_PAD_CTRL1),
441};
442
443int board_qspi_init(void)
444{
445 /* Set the iomux */
446 imx_iomux_v3_setup_multiple_pads(quadspi_pads,
447 ARRAY_SIZE(quadspi_pads));
448
449 /* Set the clock */
450 enable_qspi_clk(1);
451
452 return 0;
453}
454#endif
455
Fabio Estevam14a16132014-06-24 17:41:01 -0300456int board_init(void)
457{
458 /* Address of boot parameters */
459 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
460
Peng Fan05095532014-10-31 11:08:06 +0800461#ifdef CONFIG_SYS_I2C_MXC
462 setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
463#endif
464
Peng Fanfad7d732014-12-31 11:01:40 +0800465#ifdef CONFIG_FSL_QSPI
466 board_qspi_init();
467#endif
468
Fabio Estevam14a16132014-06-24 17:41:01 -0300469 return 0;
470}
471
Fabio Estevam14a16132014-06-24 17:41:01 -0300472int checkboard(void)
473{
474 puts("Board: MX6SX SABRE SDB\n");
475
476 return 0;
477}
Peng Fan1565d542014-12-30 17:24:03 +0800478
479#ifdef CONFIG_SPL_BUILD
480#include <libfdt.h>
481#include <spl.h>
482#include <asm/arch/mx6-ddr.h>
483
484const struct mx6sx_iomux_ddr_regs mx6_ddr_ioregs = {
485 .dram_dqm0 = 0x00000028,
486 .dram_dqm1 = 0x00000028,
487 .dram_dqm2 = 0x00000028,
488 .dram_dqm3 = 0x00000028,
489 .dram_ras = 0x00000020,
490 .dram_cas = 0x00000020,
491 .dram_odt0 = 0x00000020,
492 .dram_odt1 = 0x00000020,
493 .dram_sdba2 = 0x00000000,
494 .dram_sdcke0 = 0x00003000,
495 .dram_sdcke1 = 0x00003000,
496 .dram_sdclk_0 = 0x00000030,
497 .dram_sdqs0 = 0x00000028,
498 .dram_sdqs1 = 0x00000028,
499 .dram_sdqs2 = 0x00000028,
500 .dram_sdqs3 = 0x00000028,
501 .dram_reset = 0x00000020,
502};
503
504const struct mx6sx_iomux_grp_regs mx6_grp_ioregs = {
505 .grp_addds = 0x00000020,
506 .grp_ddrmode_ctl = 0x00020000,
507 .grp_ddrpke = 0x00000000,
508 .grp_ddrmode = 0x00020000,
509 .grp_b0ds = 0x00000028,
510 .grp_b1ds = 0x00000028,
511 .grp_ctlds = 0x00000020,
512 .grp_ddr_type = 0x000c0000,
513 .grp_b2ds = 0x00000028,
514 .grp_b3ds = 0x00000028,
515};
516
517const struct mx6_mmdc_calibration mx6_mmcd_calib = {
518 .p0_mpwldectrl0 = 0x00290025,
519 .p0_mpwldectrl1 = 0x00220022,
520 .p0_mpdgctrl0 = 0x41480144,
521 .p0_mpdgctrl1 = 0x01340130,
522 .p0_mprddlctl = 0x3C3E4244,
523 .p0_mpwrdlctl = 0x34363638,
524};
525
526static struct mx6_ddr3_cfg mem_ddr = {
527 .mem_speed = 1600,
528 .density = 4,
529 .width = 32,
530 .banks = 8,
531 .rowaddr = 15,
532 .coladdr = 10,
533 .pagesz = 2,
534 .trcd = 1375,
535 .trcmin = 4875,
536 .trasmin = 3500,
537};
538
539static void ccgr_init(void)
540{
541 struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
542
543 writel(0xFFFFFFFF, &ccm->CCGR0);
544 writel(0xFFFFFFFF, &ccm->CCGR1);
545 writel(0xFFFFFFFF, &ccm->CCGR2);
546 writel(0xFFFFFFFF, &ccm->CCGR3);
547 writel(0xFFFFFFFF, &ccm->CCGR4);
548 writel(0xFFFFFFFF, &ccm->CCGR5);
549 writel(0xFFFFFFFF, &ccm->CCGR6);
550 writel(0xFFFFFFFF, &ccm->CCGR7);
551}
552
553static void spl_dram_init(void)
554{
555 struct mx6_ddr_sysinfo sysinfo = {
556 .dsize = mem_ddr.width/32,
557 .cs_density = 24,
558 .ncs = 1,
559 .cs1_mirror = 0,
560 .rtt_wr = 2,
561 .rtt_nom = 2, /* RTT_Nom = RZQ/2 */
562 .walat = 1, /* Write additional latency */
563 .ralat = 5, /* Read additional latency */
564 .mif3_mode = 3, /* Command prediction working mode */
565 .bi_on = 1, /* Bank interleaving enabled */
566 .sde_to_rst = 0x10, /* 14 cycles, 200us (JEDEC default) */
567 .rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */
568 };
569
570 mx6sx_dram_iocfg(mem_ddr.width, &mx6_ddr_ioregs, &mx6_grp_ioregs);
571 mx6_dram_cfg(&sysinfo, &mx6_mmcd_calib, &mem_ddr);
572}
573
574void board_init_f(ulong dummy)
575{
576 /* setup AIPS and disable watchdog */
577 arch_cpu_init();
578
579 ccgr_init();
580
581 /* iomux and setup of i2c */
582 board_early_init_f();
583
584 /* setup GP timer */
585 timer_init();
586
587 /* UART clocks enabled and gd valid - init serial console */
588 preloader_console_init();
589
590 /* DDR initialization */
591 spl_dram_init();
592
593 /* Clear the BSS. */
594 memset(__bss_start, 0, __bss_end - __bss_start);
595
596 /* load/boot image from boot device */
597 board_init_r(NULL, 0);
598}
599
600void reset_cpu(ulong addr)
601{
602}
603#endif