blob: daab6ad33b45e32621361092d37e0c874e68e1f1 [file] [log] [blame]
Jagan Teki78eb2a42018-08-05 11:16:33 +05301// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2/*
3 * Copyright (C) 2018 Amarula Solutions.
4 * Author: Jagan Teki <jagan@amarulasolutions.com>
5 */
6
7#include <common.h>
8#include <clk-uclass.h>
9#include <dm.h>
10#include <errno.h>
Samuel Holland21d314a2021-09-12 11:48:43 -050011#include <clk/sunxi.h>
Jagan Teki78eb2a42018-08-05 11:16:33 +053012#include <dt-bindings/clock/sun8i-r40-ccu.h>
13#include <dt-bindings/reset/sun8i-r40-ccu.h>
Simon Glasscd93d622020-05-10 11:40:13 -060014#include <linux/bitops.h>
Jagan Teki78eb2a42018-08-05 11:16:33 +053015
16static struct ccu_clk_gate r40_gates[] = {
Andre Przywarabb3e5aa2019-01-29 15:54:09 +000017 [CLK_BUS_MMC0] = GATE(0x060, BIT(8)),
18 [CLK_BUS_MMC1] = GATE(0x060, BIT(9)),
19 [CLK_BUS_MMC2] = GATE(0x060, BIT(10)),
20 [CLK_BUS_MMC3] = GATE(0x060, BIT(11)),
Jagan Teki82111462019-02-27 20:02:06 +053021 [CLK_BUS_SPI0] = GATE(0x060, BIT(20)),
22 [CLK_BUS_SPI1] = GATE(0x060, BIT(21)),
23 [CLK_BUS_SPI2] = GATE(0x060, BIT(22)),
24 [CLK_BUS_SPI3] = GATE(0x060, BIT(23)),
Jagan Teki78eb2a42018-08-05 11:16:33 +053025 [CLK_BUS_OTG] = GATE(0x060, BIT(25)),
26 [CLK_BUS_EHCI0] = GATE(0x060, BIT(26)),
27 [CLK_BUS_EHCI1] = GATE(0x060, BIT(27)),
28 [CLK_BUS_EHCI2] = GATE(0x060, BIT(28)),
29 [CLK_BUS_OHCI0] = GATE(0x060, BIT(29)),
30 [CLK_BUS_OHCI1] = GATE(0x060, BIT(30)),
31 [CLK_BUS_OHCI2] = GATE(0x060, BIT(31)),
32
Jagan Teki68620c92019-02-28 00:26:57 +053033 [CLK_BUS_GMAC] = GATE(0x064, BIT(17)),
34
Andre Przywara444ab352022-05-04 22:10:28 +010035 [CLK_BUS_PIO] = GATE(0x068, BIT(5)),
36
Samuel Hollandc61897b2021-09-12 09:47:24 -050037 [CLK_BUS_I2C0] = GATE(0x06c, BIT(0)),
38 [CLK_BUS_I2C1] = GATE(0x06c, BIT(1)),
39 [CLK_BUS_I2C2] = GATE(0x06c, BIT(2)),
40 [CLK_BUS_I2C3] = GATE(0x06c, BIT(3)),
41 [CLK_BUS_I2C4] = GATE(0x06c, BIT(15)),
Jagan Teki4acc7112018-12-30 21:29:24 +053042 [CLK_BUS_UART0] = GATE(0x06c, BIT(16)),
43 [CLK_BUS_UART1] = GATE(0x06c, BIT(17)),
44 [CLK_BUS_UART2] = GATE(0x06c, BIT(18)),
45 [CLK_BUS_UART3] = GATE(0x06c, BIT(19)),
46 [CLK_BUS_UART4] = GATE(0x06c, BIT(20)),
47 [CLK_BUS_UART5] = GATE(0x06c, BIT(21)),
48 [CLK_BUS_UART6] = GATE(0x06c, BIT(22)),
49 [CLK_BUS_UART7] = GATE(0x06c, BIT(23)),
50
Jagan Teki82111462019-02-27 20:02:06 +053051 [CLK_SPI0] = GATE(0x0a0, BIT(31)),
52 [CLK_SPI1] = GATE(0x0a4, BIT(31)),
53 [CLK_SPI2] = GATE(0x0a8, BIT(31)),
54 [CLK_SPI3] = GATE(0x0ac, BIT(31)),
55
Jagan Teki78eb2a42018-08-05 11:16:33 +053056 [CLK_USB_PHY0] = GATE(0x0cc, BIT(8)),
57 [CLK_USB_PHY1] = GATE(0x0cc, BIT(9)),
58 [CLK_USB_PHY2] = GATE(0x0cc, BIT(10)),
59 [CLK_USB_OHCI0] = GATE(0x0cc, BIT(16)),
60 [CLK_USB_OHCI1] = GATE(0x0cc, BIT(17)),
61 [CLK_USB_OHCI2] = GATE(0x0cc, BIT(18)),
62};
63
64static struct ccu_reset r40_resets[] = {
65 [RST_USB_PHY0] = RESET(0x0cc, BIT(0)),
66 [RST_USB_PHY1] = RESET(0x0cc, BIT(1)),
67 [RST_USB_PHY2] = RESET(0x0cc, BIT(2)),
68
Andre Przywarabb3e5aa2019-01-29 15:54:09 +000069 [RST_BUS_MMC0] = RESET(0x2c0, BIT(8)),
70 [RST_BUS_MMC1] = RESET(0x2c0, BIT(9)),
71 [RST_BUS_MMC2] = RESET(0x2c0, BIT(10)),
72 [RST_BUS_MMC3] = RESET(0x2c0, BIT(11)),
Jagan Teki82111462019-02-27 20:02:06 +053073 [RST_BUS_SPI0] = RESET(0x2c0, BIT(20)),
74 [RST_BUS_SPI1] = RESET(0x2c0, BIT(21)),
75 [RST_BUS_SPI2] = RESET(0x2c0, BIT(22)),
76 [RST_BUS_SPI3] = RESET(0x2c0, BIT(23)),
Jagan Teki78eb2a42018-08-05 11:16:33 +053077 [RST_BUS_OTG] = RESET(0x2c0, BIT(25)),
78 [RST_BUS_EHCI0] = RESET(0x2c0, BIT(26)),
79 [RST_BUS_EHCI1] = RESET(0x2c0, BIT(27)),
80 [RST_BUS_EHCI2] = RESET(0x2c0, BIT(28)),
81 [RST_BUS_OHCI0] = RESET(0x2c0, BIT(29)),
82 [RST_BUS_OHCI1] = RESET(0x2c0, BIT(30)),
83 [RST_BUS_OHCI2] = RESET(0x2c0, BIT(31)),
Jagan Teki8606f962018-12-30 21:37:31 +053084
Jagan Teki33685372019-04-15 16:42:16 +053085 [RST_BUS_GMAC] = RESET(0x2c4, BIT(17)),
86
Samuel Hollandc61897b2021-09-12 09:47:24 -050087 [RST_BUS_I2C0] = RESET(0x2d8, BIT(0)),
88 [RST_BUS_I2C1] = RESET(0x2d8, BIT(1)),
89 [RST_BUS_I2C2] = RESET(0x2d8, BIT(2)),
90 [RST_BUS_I2C3] = RESET(0x2d8, BIT(3)),
91 [RST_BUS_I2C4] = RESET(0x2d8, BIT(15)),
Jagan Teki8606f962018-12-30 21:37:31 +053092 [RST_BUS_UART0] = RESET(0x2d8, BIT(16)),
93 [RST_BUS_UART1] = RESET(0x2d8, BIT(17)),
94 [RST_BUS_UART2] = RESET(0x2d8, BIT(18)),
95 [RST_BUS_UART3] = RESET(0x2d8, BIT(19)),
96 [RST_BUS_UART4] = RESET(0x2d8, BIT(20)),
97 [RST_BUS_UART5] = RESET(0x2d8, BIT(21)),
98 [RST_BUS_UART6] = RESET(0x2d8, BIT(22)),
99 [RST_BUS_UART7] = RESET(0x2d8, BIT(23)),
Jagan Teki78eb2a42018-08-05 11:16:33 +0530100};
101
102static const struct ccu_desc r40_ccu_desc = {
103 .gates = r40_gates,
104 .resets = r40_resets,
Samuel Holland49b2b0a2022-05-09 00:29:31 -0500105 .num_gates = ARRAY_SIZE(r40_gates),
106 .num_resets = ARRAY_SIZE(r40_resets),
Jagan Teki78eb2a42018-08-05 11:16:33 +0530107};
108
Jagan Teki78eb2a42018-08-05 11:16:33 +0530109static const struct udevice_id r40_clk_ids[] = {
110 { .compatible = "allwinner,sun8i-r40-ccu",
111 .data = (ulong)&r40_ccu_desc },
112 { }
113};
114
115U_BOOT_DRIVER(clk_sun8i_r40) = {
116 .name = "sun8i_r40_ccu",
117 .id = UCLASS_CLK,
118 .of_match = r40_clk_ids,
Simon Glass41575d82020-12-03 16:55:17 -0700119 .priv_auto = sizeof(struct ccu_priv),
Jagan Teki78eb2a42018-08-05 11:16:33 +0530120 .ops = &sunxi_clk_ops,
121 .probe = sunxi_clk_probe,
Samuel Hollandd39088a2022-05-09 00:29:33 -0500122 .bind = sunxi_clk_bind,
Jagan Teki78eb2a42018-08-05 11:16:33 +0530123};