blob: 80099727defd38010eea45db55371cc692225697 [file] [log] [blame]
Jernej Skrabec1dc70ff2021-01-11 21:11:52 +01001// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2/*
3 * Copyright (C) 2021 Jernej Skrabec <jernej.skrabec@siol.net>
4 */
5
6#include <common.h>
7#include <clk-uclass.h>
8#include <dm.h>
9#include <errno.h>
Samuel Holland21d314a2021-09-12 11:48:43 -050010#include <clk/sunxi.h>
Jernej Skrabec1dc70ff2021-01-11 21:11:52 +010011#include <dt-bindings/clock/sun50i-h616-ccu.h>
12#include <dt-bindings/reset/sun50i-h616-ccu.h>
13#include <linux/bitops.h>
14
15static struct ccu_clk_gate h616_gates[] = {
Andre Przywara444ab352022-05-04 22:10:28 +010016 [CLK_PLL_PERIPH0] = GATE(0x020, BIT(31) | BIT(27)),
17
Andre Przywarad6cb09d2022-05-05 01:25:43 +010018 [CLK_APB1] = GATE_DUMMY,
19
Jernej Skrabec1dc70ff2021-01-11 21:11:52 +010020 [CLK_BUS_MMC0] = GATE(0x84c, BIT(0)),
21 [CLK_BUS_MMC1] = GATE(0x84c, BIT(1)),
22 [CLK_BUS_MMC2] = GATE(0x84c, BIT(2)),
23
24 [CLK_BUS_UART0] = GATE(0x90c, BIT(0)),
25 [CLK_BUS_UART1] = GATE(0x90c, BIT(1)),
26 [CLK_BUS_UART2] = GATE(0x90c, BIT(2)),
27 [CLK_BUS_UART3] = GATE(0x90c, BIT(3)),
28 [CLK_BUS_UART4] = GATE(0x90c, BIT(4)),
29 [CLK_BUS_UART5] = GATE(0x90c, BIT(5)),
30
Samuel Hollandc61897b2021-09-12 09:47:24 -050031 [CLK_BUS_I2C0] = GATE(0x91c, BIT(0)),
32 [CLK_BUS_I2C1] = GATE(0x91c, BIT(1)),
33 [CLK_BUS_I2C2] = GATE(0x91c, BIT(2)),
34 [CLK_BUS_I2C3] = GATE(0x91c, BIT(3)),
35 [CLK_BUS_I2C4] = GATE(0x91c, BIT(4)),
36
Jernej Skrabec1dc70ff2021-01-11 21:11:52 +010037 [CLK_SPI0] = GATE(0x940, BIT(31)),
38 [CLK_SPI1] = GATE(0x944, BIT(31)),
39
40 [CLK_BUS_SPI0] = GATE(0x96c, BIT(0)),
41 [CLK_BUS_SPI1] = GATE(0x96c, BIT(1)),
42
43 [CLK_BUS_EMAC0] = GATE(0x97c, BIT(0)),
44 [CLK_BUS_EMAC1] = GATE(0x97c, BIT(1)),
45
46 [CLK_USB_PHY0] = GATE(0xa70, BIT(29)),
47 [CLK_USB_OHCI0] = GATE(0xa70, BIT(31)),
48
49 [CLK_USB_PHY1] = GATE(0xa74, BIT(29)),
50 [CLK_USB_OHCI1] = GATE(0xa74, BIT(31)),
51
52 [CLK_USB_PHY2] = GATE(0xa78, BIT(29)),
53 [CLK_USB_OHCI2] = GATE(0xa78, BIT(31)),
54
55 [CLK_USB_PHY3] = GATE(0xa7c, BIT(29)),
56 [CLK_USB_OHCI3] = GATE(0xa7c, BIT(31)),
57
58 [CLK_BUS_OHCI0] = GATE(0xa8c, BIT(0)),
59 [CLK_BUS_OHCI1] = GATE(0xa8c, BIT(1)),
60 [CLK_BUS_OHCI2] = GATE(0xa8c, BIT(2)),
61 [CLK_BUS_OHCI3] = GATE(0xa8c, BIT(3)),
62 [CLK_BUS_EHCI0] = GATE(0xa8c, BIT(4)),
63 [CLK_BUS_EHCI1] = GATE(0xa8c, BIT(5)),
64 [CLK_BUS_EHCI2] = GATE(0xa8c, BIT(6)),
65 [CLK_BUS_EHCI3] = GATE(0xa8c, BIT(7)),
66 [CLK_BUS_OTG] = GATE(0xa8c, BIT(8)),
67};
68
69static struct ccu_reset h616_resets[] = {
70 [RST_BUS_MMC0] = RESET(0x84c, BIT(16)),
71 [RST_BUS_MMC1] = RESET(0x84c, BIT(17)),
72 [RST_BUS_MMC2] = RESET(0x84c, BIT(18)),
73
74 [RST_BUS_UART0] = RESET(0x90c, BIT(16)),
75 [RST_BUS_UART1] = RESET(0x90c, BIT(17)),
76 [RST_BUS_UART2] = RESET(0x90c, BIT(18)),
77 [RST_BUS_UART3] = RESET(0x90c, BIT(19)),
78 [RST_BUS_UART4] = RESET(0x90c, BIT(20)),
79 [RST_BUS_UART5] = RESET(0x90c, BIT(21)),
80
Samuel Hollandc61897b2021-09-12 09:47:24 -050081 [RST_BUS_I2C0] = RESET(0x91c, BIT(16)),
82 [RST_BUS_I2C1] = RESET(0x91c, BIT(17)),
83 [RST_BUS_I2C2] = RESET(0x91c, BIT(18)),
84 [RST_BUS_I2C3] = RESET(0x91c, BIT(19)),
85 [RST_BUS_I2C4] = RESET(0x91c, BIT(20)),
86
Jernej Skrabec1dc70ff2021-01-11 21:11:52 +010087 [RST_BUS_SPI0] = RESET(0x96c, BIT(16)),
88 [RST_BUS_SPI1] = RESET(0x96c, BIT(17)),
89
90 [RST_BUS_EMAC0] = RESET(0x97c, BIT(16)),
91 [RST_BUS_EMAC1] = RESET(0x97c, BIT(17)),
92
93 [RST_USB_PHY0] = RESET(0xa70, BIT(30)),
94
95 [RST_USB_PHY1] = RESET(0xa74, BIT(30)),
96
97 [RST_USB_PHY2] = RESET(0xa78, BIT(30)),
98
99 [RST_USB_PHY3] = RESET(0xa7c, BIT(30)),
100
101 [RST_BUS_OHCI0] = RESET(0xa8c, BIT(16)),
102 [RST_BUS_OHCI1] = RESET(0xa8c, BIT(17)),
103 [RST_BUS_OHCI2] = RESET(0xa8c, BIT(18)),
104 [RST_BUS_OHCI3] = RESET(0xa8c, BIT(19)),
105 [RST_BUS_EHCI0] = RESET(0xa8c, BIT(20)),
106 [RST_BUS_EHCI1] = RESET(0xa8c, BIT(21)),
107 [RST_BUS_EHCI2] = RESET(0xa8c, BIT(22)),
108 [RST_BUS_EHCI3] = RESET(0xa8c, BIT(23)),
109 [RST_BUS_OTG] = RESET(0xa8c, BIT(24)),
110};
111
112static const struct ccu_desc h616_ccu_desc = {
113 .gates = h616_gates,
114 .resets = h616_resets,
115};
116
117static int h616_clk_bind(struct udevice *dev)
118{
119 return sunxi_reset_bind(dev, ARRAY_SIZE(h616_resets));
120}
121
122static const struct udevice_id h616_ccu_ids[] = {
123 { .compatible = "allwinner,sun50i-h616-ccu",
124 .data = (ulong)&h616_ccu_desc },
125 { }
126};
127
128U_BOOT_DRIVER(clk_sun50i_h616) = {
129 .name = "sun50i_h616_ccu",
130 .id = UCLASS_CLK,
131 .of_match = h616_ccu_ids,
132 .priv_auto = sizeof(struct ccu_priv),
133 .ops = &sunxi_clk_ops,
134 .probe = sunxi_clk_probe,
135 .bind = h616_clk_bind,
136};