blob: 490ca9bc3447f946bc1171bd01677e78d9f5ba0a [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Stefan Roese0299c902015-10-20 15:14:47 +02002/*
3 * Copyright (C) 2015 Stefan Roese <sr@denx.de>
Stefan Roese0299c902015-10-20 15:14:47 +02004 */
5
6#include <common.h>
7#include <i2c.h>
8#include <miiphy.h>
Simon Glass90526e92020-05-10 11:39:56 -06009#include <net.h>
Stefan Roese0299c902015-10-20 15:14:47 +020010#include <netdev.h>
11#include <asm/io.h>
12#include <asm/arch/cpu.h>
13#include <asm/arch/soc.h>
Baruch Siacha2e41ad2020-01-20 14:20:11 +020014#include "../common/tlv_data.h"
Stefan Roese0299c902015-10-20 15:14:47 +020015
Chris Packham2b4ffbf2018-05-10 13:28:29 +120016#include "../drivers/ddr/marvell/a38x/ddr3_init.h"
Stefan Roese0299c902015-10-20 15:14:47 +020017#include <../serdes/a38x/high_speed_env_spec.h>
18
19DECLARE_GLOBAL_DATA_PTR;
20
Stefan Roese0299c902015-10-20 15:14:47 +020021/*
22 * Those values and defines are taken from the Marvell U-Boot version
23 * "u-boot-2013.01-15t1-clearfog"
24 */
25#define BOARD_GPP_OUT_ENA_LOW 0xffffffff
26#define BOARD_GPP_OUT_ENA_MID 0xffffffff
27
28#define BOARD_GPP_OUT_VAL_LOW 0x0
29#define BOARD_GPP_OUT_VAL_MID 0x0
30#define BOARD_GPP_POL_LOW 0x0
31#define BOARD_GPP_POL_MID 0x0
32
Baruch Siacha2e41ad2020-01-20 14:20:11 +020033static struct tlv_data cf_tlv_data;
34
35static void cf_read_tlv_data(void)
36{
37 static bool read_once;
38
39 if (read_once)
40 return;
41 read_once = true;
42
43 read_tlv_data(&cf_tlv_data);
44}
45
Joel Johnson9f205d62020-03-23 14:21:32 -060046/* The starting board_serdes_map reflects original Clearfog Pro usage */
Stefan Roese0299c902015-10-20 15:14:47 +020047static struct serdes_map board_serdes_map[] = {
48 {SATA0, SERDES_SPEED_3_GBPS, SERDES_DEFAULT_MODE, 0, 0},
49 {SGMII1, SERDES_SPEED_1_25_GBPS, SERDES_DEFAULT_MODE, 0, 0},
50 {PEX1, SERDES_SPEED_5_GBPS, PEX_ROOT_COMPLEX_X1, 0, 0},
51 {USB3_HOST1, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0},
52 {PEX2, SERDES_SPEED_5_GBPS, PEX_ROOT_COMPLEX_X1, 0, 0},
53 {SGMII2, SERDES_SPEED_1_25_GBPS, SERDES_DEFAULT_MODE, 0, 0},
54};
55
Joel Johnson9f205d62020-03-23 14:21:32 -060056void config_cfbase_serdes_map(void)
57{
58 board_serdes_map[4].serdes_type = USB3_HOST0;
59 board_serdes_map[4].serdes_speed = SERDES_SPEED_5_GBPS;
60 board_serdes_map[4].serdes_mode = SERDES_DEFAULT_MODE;
61}
62
Stefan Roese0299c902015-10-20 15:14:47 +020063int hws_board_topology_load(struct serdes_map **serdes_map_array, u8 *count)
64{
Baruch Siach5e983842020-01-20 14:20:14 +020065 cf_read_tlv_data();
66
Joel Johnson8a863082020-03-23 14:21:33 -060067 /* Apply build configuration options before runtime configuration */
68 if (IS_ENABLED(CONFIG_CLEARFOG_SFP_25GB))
69 board_serdes_map[5].serdes_speed = SERDES_SPEED_3_125_GBPS;
70
Joel Johnson009d4cf2020-03-23 14:21:34 -060071 if (IS_ENABLED(CONFIG_CLEARFOG_CON2_SATA)) {
72 board_serdes_map[4].serdes_type = SATA2;
73 board_serdes_map[4].serdes_speed = SERDES_SPEED_3_GBPS;
74 board_serdes_map[4].serdes_mode = SERDES_DEFAULT_MODE;
75 board_serdes_map[4].swap_rx = 1;
76 }
77
78 if (IS_ENABLED(CONFIG_CLEARFOG_CON3_SATA)) {
79 board_serdes_map[2].serdes_type = SATA1;
80 board_serdes_map[2].serdes_speed = SERDES_SPEED_3_GBPS;
81 board_serdes_map[2].serdes_mode = SERDES_DEFAULT_MODE;
82 board_serdes_map[2].swap_rx = 1;
83 }
84
Joel Johnson8a863082020-03-23 14:21:33 -060085 /* Apply runtime detection changes */
Baruch Siach5e983842020-01-20 14:20:14 +020086 if (sr_product_is(&cf_tlv_data, "Clearfog GTR")) {
87 board_serdes_map[0].serdes_type = PEX0;
88 board_serdes_map[0].serdes_speed = SERDES_SPEED_5_GBPS;
89 board_serdes_map[0].serdes_mode = PEX_ROOT_COMPLEX_X1;
Joel Johnson9f205d62020-03-23 14:21:32 -060090 } else if (sr_product_is(&cf_tlv_data, "Clearfog Pro")) {
91 /* handle recognized product as noop, no adjustment required */
92 } else if (sr_product_is(&cf_tlv_data, "Clearfog Base")) {
93 config_cfbase_serdes_map();
94 } else {
95 /*
96 * Fallback to static default. EEPROM TLV support is not
97 * enabled, runtime detection failed, hardware support is not
98 * present, EEPROM is corrupt, or an unrecognized product name
99 * is present.
100 */
101 if (IS_ENABLED(CONFIG_SPL_CMD_TLV_EEPROM))
102 puts("EEPROM TLV detection failed: ");
103 puts("Using static config for ");
104 if (IS_ENABLED(CONFIG_TARGET_CLEARFOG_BASE)) {
105 puts("Clearfog Base.\n");
106 config_cfbase_serdes_map();
107 } else {
108 puts("Clearfog Pro.\n");
109 }
Baruch Siach584a3d22020-01-20 14:20:15 +0200110 }
111
Stefan Roese0299c902015-10-20 15:14:47 +0200112 *serdes_map_array = board_serdes_map;
113 *count = ARRAY_SIZE(board_serdes_map);
114 return 0;
115}
116
117/*
118 * Define the DDR layout / topology here in the board file. This will
119 * be used by the DDR3 init code in the SPL U-Boot version to configure
120 * the DDR3 controller.
121 */
Chris Packham2b4ffbf2018-05-10 13:28:29 +1200122static struct mv_ddr_topology_map board_topology_map = {
123 DEBUG_LEVEL_ERROR,
Stefan Roese0299c902015-10-20 15:14:47 +0200124 0x1, /* active interfaces */
125 /* cs_mask, mirror, dqs_swap, ck_swap X PUPs */
126 { { { {0x1, 0, 0, 0},
127 {0x1, 0, 0, 0},
128 {0x1, 0, 0, 0},
129 {0x1, 0, 0, 0},
130 {0x1, 0, 0, 0} },
131 SPEED_BIN_DDR_1600K, /* speed_bin */
Chris Packham2b4ffbf2018-05-10 13:28:29 +1200132 MV_DDR_DEV_WIDTH_16BIT, /* memory_width */
133 MV_DDR_DIE_CAP_4GBIT, /* mem_size */
Chris Packhamebb1a592018-12-03 14:26:49 +1300134 MV_DDR_FREQ_800, /* frequency */
Chris Packham01c541e2017-11-29 10:38:34 +1300135 0, 0, /* cas_wl cas_l */
Chris Packhame6f61622018-05-10 13:28:30 +1200136 MV_DDR_TEMP_LOW, /* temperature */
137 MV_DDR_TIM_DEFAULT} }, /* timing */
Chris Packham2b4ffbf2018-05-10 13:28:29 +1200138 BUS_MASK_32BIT, /* Busses mask */
139 MV_DDR_CFG_DEFAULT, /* ddr configuration data source */
140 { {0} }, /* raw spd data */
Baruch Siach66646fa2020-01-20 14:20:07 +0200141 {0}, /* timing parameters */
142 { {0} }, /* electrical configuration */
143 {0,}, /* electrical parameters */
144 0x3, /* clock enable mask */
Stefan Roese0299c902015-10-20 15:14:47 +0200145};
146
Chris Packham2b4ffbf2018-05-10 13:28:29 +1200147struct mv_ddr_topology_map *mv_ddr_topology_map_get(void)
Stefan Roese0299c902015-10-20 15:14:47 +0200148{
Baruch Siacha2e41ad2020-01-20 14:20:11 +0200149 struct if_params *ifp = &board_topology_map.interface_params[0];
150
151 cf_read_tlv_data();
152
153 switch (cf_tlv_data.ram_size) {
154 case 4:
155 default:
156 ifp->memory_size = MV_DDR_DIE_CAP_4GBIT;
157 break;
158 case 8:
159 ifp->memory_size = MV_DDR_DIE_CAP_8GBIT;
160 break;
161 }
162
Stefan Roese0299c902015-10-20 15:14:47 +0200163 /* Return the board topology as defined in the board code */
164 return &board_topology_map;
165}
166
167int board_early_init_f(void)
168{
169 /* Configure MPP */
170 writel(0x11111111, MVEBU_MPP_BASE + 0x00);
171 writel(0x11111111, MVEBU_MPP_BASE + 0x04);
172 writel(0x10400011, MVEBU_MPP_BASE + 0x08);
173 writel(0x22043333, MVEBU_MPP_BASE + 0x0c);
174 writel(0x44400002, MVEBU_MPP_BASE + 0x10);
175 writel(0x41144004, MVEBU_MPP_BASE + 0x14);
176 writel(0x40333333, MVEBU_MPP_BASE + 0x18);
177 writel(0x00004444, MVEBU_MPP_BASE + 0x1c);
178
179 /* Set GPP Out value */
180 writel(BOARD_GPP_OUT_VAL_LOW, MVEBU_GPIO0_BASE + 0x00);
181 writel(BOARD_GPP_OUT_VAL_MID, MVEBU_GPIO1_BASE + 0x00);
182
183 /* Set GPP Polarity */
184 writel(BOARD_GPP_POL_LOW, MVEBU_GPIO0_BASE + 0x0c);
185 writel(BOARD_GPP_POL_MID, MVEBU_GPIO1_BASE + 0x0c);
186
187 /* Set GPP Out Enable */
188 writel(BOARD_GPP_OUT_ENA_LOW, MVEBU_GPIO0_BASE + 0x04);
189 writel(BOARD_GPP_OUT_ENA_MID, MVEBU_GPIO1_BASE + 0x04);
190
191 return 0;
192}
193
194int board_init(void)
195{
Stefan Roese0299c902015-10-20 15:14:47 +0200196 /* Address of boot parameters */
197 gd->bd->bi_boot_params = mvebu_sdram_bar(0) + 0x100;
198
199 /* Toggle GPIO41 to reset onboard switch and phy */
200 clrbits_le32(MVEBU_GPIO1_BASE + 0x0, BIT(9));
201 clrbits_le32(MVEBU_GPIO1_BASE + 0x4, BIT(9));
Patrick Wildtfb9765d2017-05-09 13:54:44 +0200202 /* GPIO 19 on ClearFog rev 2.1 controls the uSOM onboard phy reset */
203 clrbits_le32(MVEBU_GPIO0_BASE + 0x0, BIT(19));
204 clrbits_le32(MVEBU_GPIO0_BASE + 0x4, BIT(19));
Stefan Roese0299c902015-10-20 15:14:47 +0200205 mdelay(1);
206 setbits_le32(MVEBU_GPIO1_BASE + 0x0, BIT(9));
Patrick Wildtfb9765d2017-05-09 13:54:44 +0200207 setbits_le32(MVEBU_GPIO0_BASE + 0x0, BIT(19));
Stefan Roese0299c902015-10-20 15:14:47 +0200208 mdelay(10);
209
Stefan Roese0299c902015-10-20 15:14:47 +0200210 return 0;
211}
212
213int checkboard(void)
214{
Joel Johnsonee26e852020-03-23 14:21:31 -0600215 char *board = "Clearfog Pro";
Joel Johnson9f205d62020-03-23 14:21:32 -0600216 if (IS_ENABLED(CONFIG_TARGET_CLEARFOG_BASE))
217 board = "Clearfog Base";
Baruch Siach7211fa62020-01-20 14:20:12 +0200218
219 cf_read_tlv_data();
220 if (strlen(cf_tlv_data.tlv_product_name[0]) > 0)
221 board = cf_tlv_data.tlv_product_name[0];
222
223 printf("Board: SolidRun %s", board);
224 if (strlen(cf_tlv_data.tlv_product_name[1]) > 0)
225 printf(", %s", cf_tlv_data.tlv_product_name[1]);
226 puts("\n");
Stefan Roese0299c902015-10-20 15:14:47 +0200227
228 return 0;
229}
230
231int board_eth_init(bd_t *bis)
232{
233 cpu_eth_init(bis); /* Built in controller(s) come first */
234 return pci_eth_init(bis);
235}
Baruch Siach867572f2020-01-20 14:20:13 +0200236
237int board_late_init(void)
238{
239 cf_read_tlv_data();
240
241 if (sr_product_is(&cf_tlv_data, "Clearfog Base"))
242 env_set("fdtfile", "armada-388-clearfog-base.dtb");
243 else if (sr_product_is(&cf_tlv_data, "Clearfog GTR S4"))
244 env_set("fdtfile", "armada-385-clearfog-gtr-s4.dtb");
245 else if (sr_product_is(&cf_tlv_data, "Clearfog GTR L8"))
246 env_set("fdtfile", "armada-385-clearfog-gtr-l8.dtb");
Joel Johnson9f205d62020-03-23 14:21:32 -0600247 else if (IS_ENABLED(CONFIG_TARGET_CLEARFOG_BASE))
248 env_set("fdtfile", "armada-388-clearfog-base.dtb");
Joel Johnson8eccd0d2020-03-23 14:21:35 -0600249 else
Joel Johnson27f48f72020-03-23 14:21:40 -0600250 env_set("fdtfile", "armada-388-clearfog-pro.dtb");
Baruch Siach867572f2020-01-20 14:20:13 +0200251
252 return 0;
253}