blob: b833092f1912ef346a6fed04afd366043f166b21 [file] [log] [blame]
Stefan Roese887e2ec2006-09-07 11:51:23 +02001/*
Stefan Roese5a5958b2007-10-15 11:29:33 +02002 * (C) Copyright 2006-2007
Stefan Roese887e2ec2006-09-07 11:51:23 +02003 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * (C) Copyright 2006
6 * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
Wolfgang Denk865f0f92008-01-23 14:31:17 +01007 * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
Stefan Roese887e2ec2006-09-07 11:51:23 +02008 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#include <common.h>
Stefan Roese13628882007-12-13 14:52:53 +010026#include <libfdt.h>
27#include <fdt_support.h>
28#include <ppc440.h>
Lawrence R. Johnsonb05e8bf2008-01-04 02:11:56 -050029#include <asm/gpio.h>
Stefan Roese887e2ec2006-09-07 11:51:23 +020030#include <asm/processor.h>
Stefan Roese5a5958b2007-10-15 11:29:33 +020031#include <asm/io.h>
Matthias Fuchs83a49c82008-01-16 10:33:46 +010032#include <asm/bitops.h>
Matthias Fuchs1f840212008-01-08 15:40:09 +010033#include <asm/ppc4xx-intvec.h>
Stefan Roese887e2ec2006-09-07 11:51:23 +020034
35DECLARE_GLOBAL_DATA_PTR;
36
Matthias Fuchs83a49c82008-01-16 10:33:46 +010037extern flash_info_t flash_info[CFG_MAX_FLASH_BANKS]; /* info for FLASH chips */
Stefan Roese887e2ec2006-09-07 11:51:23 +020038
Stefan Roese1b3c3602006-12-22 14:29:40 +010039ulong flash_get_size (ulong base, int banknum);
40
Stefan Roese887e2ec2006-09-07 11:51:23 +020041int board_early_init_f(void)
42{
Stefan Roesea78bc442007-01-05 10:40:36 +010043 u32 sdr0_cust0;
44 u32 sdr0_pfc1, sdr0_pfc2;
45 u32 reg;
Stefan Roese887e2ec2006-09-07 11:51:23 +020046
47 mtdcr(ebccfga, xbcfg);
48 mtdcr(ebccfgd, 0xb8400000);
49
Matthias Fuchs83a49c82008-01-16 10:33:46 +010050 /*
Stefan Roese887e2ec2006-09-07 11:51:23 +020051 * Setup the interrupt controller polarities, triggers, etc.
Matthias Fuchs83a49c82008-01-16 10:33:46 +010052 */
Stefan Roese887e2ec2006-09-07 11:51:23 +020053 mtdcr(uic0sr, 0xffffffff); /* clear all */
54 mtdcr(uic0er, 0x00000000); /* disable all */
55 mtdcr(uic0cr, 0x00000005); /* ATI & UIC1 crit are critical */
56 mtdcr(uic0pr, 0xfffff7ff); /* per ref-board manual */
57 mtdcr(uic0tr, 0x00000000); /* per ref-board manual */
58 mtdcr(uic0vr, 0x00000000); /* int31 highest, base=0x000 */
59 mtdcr(uic0sr, 0xffffffff); /* clear all */
60
61 mtdcr(uic1sr, 0xffffffff); /* clear all */
62 mtdcr(uic1er, 0x00000000); /* disable all */
63 mtdcr(uic1cr, 0x00000000); /* all non-critical */
64 mtdcr(uic1pr, 0xffffffff); /* per ref-board manual */
65 mtdcr(uic1tr, 0x00000000); /* per ref-board manual */
66 mtdcr(uic1vr, 0x00000000); /* int31 highest, base=0x000 */
67 mtdcr(uic1sr, 0xffffffff); /* clear all */
68
69 mtdcr(uic2sr, 0xffffffff); /* clear all */
70 mtdcr(uic2er, 0x00000000); /* disable all */
71 mtdcr(uic2cr, 0x00000000); /* all non-critical */
72 mtdcr(uic2pr, 0xffffffff); /* per ref-board manual */
73 mtdcr(uic2tr, 0x00000000); /* per ref-board manual */
74 mtdcr(uic2vr, 0x00000000); /* int31 highest, base=0x000 */
75 mtdcr(uic2sr, 0xffffffff); /* clear all */
76
77 /* 50MHz tmrclk */
Larry Johnsond3471172007-12-22 15:34:39 -050078 out_8((u8 *) CFG_BCSR_BASE + 0x04, 0x00);
Stefan Roese887e2ec2006-09-07 11:51:23 +020079
80 /* clear write protects */
Larry Johnsond3471172007-12-22 15:34:39 -050081 out_8((u8 *) CFG_BCSR_BASE + 0x07, 0x00);
Stefan Roese887e2ec2006-09-07 11:51:23 +020082
83 /* enable Ethernet */
Larry Johnsond3471172007-12-22 15:34:39 -050084 out_8((u8 *) CFG_BCSR_BASE + 0x08, 0x00);
Stefan Roese887e2ec2006-09-07 11:51:23 +020085
86 /* enable USB device */
Larry Johnsond3471172007-12-22 15:34:39 -050087 out_8((u8 *) CFG_BCSR_BASE + 0x09, 0x20);
Stefan Roese887e2ec2006-09-07 11:51:23 +020088
Mike Nussb7386542008-02-06 11:10:11 -050089 /* select Ethernet (and optionally IIC1) pins */
Stefan Roese887e2ec2006-09-07 11:51:23 +020090 mfsdr(SDR0_PFC1, sdr0_pfc1);
Matthias Fuchs83a49c82008-01-16 10:33:46 +010091 sdr0_pfc1 = (sdr0_pfc1 & ~SDR0_PFC1_SELECT_MASK) |
92 SDR0_PFC1_SELECT_CONFIG_4;
Mike Nussb7386542008-02-06 11:10:11 -050093#ifdef CONFIG_I2C_MULTI_BUS
94 sdr0_pfc1 |= ((sdr0_pfc1 & ~SDR0_PFC1_SIS_MASK) | SDR0_PFC1_SIS_IIC1_SEL);
95#endif
Stefan Roese887e2ec2006-09-07 11:51:23 +020096 mfsdr(SDR0_PFC2, sdr0_pfc2);
Matthias Fuchs83a49c82008-01-16 10:33:46 +010097 sdr0_pfc2 = (sdr0_pfc2 & ~SDR0_PFC2_SELECT_MASK) |
98 SDR0_PFC2_SELECT_CONFIG_4;
Stefan Roese887e2ec2006-09-07 11:51:23 +020099 mtsdr(SDR0_PFC2, sdr0_pfc2);
100 mtsdr(SDR0_PFC1, sdr0_pfc1);
101
102 /* PCI arbiter enabled */
103 mfsdr(sdr_pci0, reg);
104 mtsdr(sdr_pci0, 0x80000000 | reg);
105
106 /* setup NAND FLASH */
107 mfsdr(SDR0_CUST0, sdr0_cust0);
Wolfgang Denk511d0c72006-10-09 00:42:01 +0200108 sdr0_cust0 = SDR0_CUST0_MUX_NDFC_SEL |
Stefan Roese887e2ec2006-09-07 11:51:23 +0200109 SDR0_CUST0_NDFC_ENABLE |
110 SDR0_CUST0_NDFC_BW_8_BIT |
111 SDR0_CUST0_NDFC_ARE_MASK |
112 (0x80000000 >> (28 + CFG_NAND_CS));
Wolfgang Denk511d0c72006-10-09 00:42:01 +0200113 mtsdr(SDR0_CUST0, sdr0_cust0);
Stefan Roese887e2ec2006-09-07 11:51:23 +0200114
115 return 0;
116}
117
Stefan Roese887e2ec2006-09-07 11:51:23 +0200118int misc_init_r(void)
119{
120 uint pbcr;
121 int size_val = 0;
Stefan Roesea78bc442007-01-05 10:40:36 +0100122 u32 reg;
Stefan Roese854bc8d2006-09-13 13:51:58 +0200123#ifdef CONFIG_440EPX
Stefan Roese887e2ec2006-09-07 11:51:23 +0200124 unsigned long usb2d0cr = 0;
125 unsigned long usb2phy0cr, usb2h0cr = 0;
126 unsigned long sdr0_pfc1;
127 char *act = getenv("usbact");
Stefan Roese854bc8d2006-09-13 13:51:58 +0200128#endif
Stefan Roese887e2ec2006-09-07 11:51:23 +0200129
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100130 /* Re-do flash sizing to get full correct info */
Stefan Roese1b3c3602006-12-22 14:29:40 +0100131
132 /* adjust flash start and offset */
133 gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
134 gd->bd->bi_flashoffset = 0;
135
Stefan Roese887e2ec2006-09-07 11:51:23 +0200136#if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
137 mtdcr(ebccfga, pb3cr);
138#else
139 mtdcr(ebccfga, pb0cr);
140#endif
141 pbcr = mfdcr(ebccfgd);
Wolfgang Denk865f0f92008-01-23 14:31:17 +0100142 size_val = ffs(gd->bd->bi_flashsize) - 21;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200143 pbcr = (pbcr & 0x0001ffff) | gd->bd->bi_flashstart | (size_val << 17);
144#if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
145 mtdcr(ebccfga, pb3cr);
146#else
147 mtdcr(ebccfga, pb0cr);
148#endif
149 mtdcr(ebccfgd, pbcr);
150
Stefan Roese1b3c3602006-12-22 14:29:40 +0100151 /*
152 * Re-check to get correct base address
153 */
154 flash_get_size(gd->bd->bi_flashstart, 0);
Stefan Roese887e2ec2006-09-07 11:51:23 +0200155
156#ifdef CFG_ENV_IS_IN_FLASH
157 /* Monitor protection ON by default */
158 (void)flash_protect(FLAG_PROTECT_SET,
159 -CFG_MONITOR_LEN,
160 0xffffffff,
161 &flash_info[0]);
162
163 /* Env protection ON by default */
164 (void)flash_protect(FLAG_PROTECT_SET,
165 CFG_ENV_ADDR_REDUND,
166 CFG_ENV_ADDR_REDUND + 2*CFG_ENV_SECT_SIZE - 1,
167 &flash_info[0]);
168#endif
169
170 /*
171 * USB suff...
172 */
Stefan Roese854bc8d2006-09-13 13:51:58 +0200173#ifdef CONFIG_440EPX
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100174 if (act == NULL || strcmp(act, "hostdev") == 0) {
Stefan Roese887e2ec2006-09-07 11:51:23 +0200175 /* SDR Setting */
Wolfgang Denk511d0c72006-10-09 00:42:01 +0200176 mfsdr(SDR0_PFC1, sdr0_pfc1);
Niklaus Gigerf780b832007-06-27 18:11:38 +0200177 mfsdr(SDR0_USB2D0CR, usb2d0cr);
Wolfgang Denk511d0c72006-10-09 00:42:01 +0200178 mfsdr(SDR0_USB2PHY0CR, usb2phy0cr);
179 mfsdr(SDR0_USB2H0CR, usb2h0cr);
Stefan Roese887e2ec2006-09-07 11:51:23 +0200180
181 usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_XOCLK_MASK;
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100182 usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_XOCLK_EXTERNAL;
Wolfgang Denk511d0c72006-10-09 00:42:01 +0200183 usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_WDINT_MASK;
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100184 usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_WDINT_16BIT_30MHZ;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200185 usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DVBUS_MASK;
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100186 usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DVBUS_PURDIS;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200187 usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DWNSTR_MASK;
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100188 usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DWNSTR_HOST;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200189 usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_UTMICN_MASK;
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100190 usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_UTMICN_HOST;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200191
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100192 /*
193 * An 8-bit/60MHz interface is the only possible alternative
194 * when connecting the Device to the PHY
195 */
Wolfgang Denk511d0c72006-10-09 00:42:01 +0200196 usb2h0cr = usb2h0cr &~SDR0_USB2H0CR_WDINT_MASK;
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100197 usb2h0cr = usb2h0cr | SDR0_USB2H0CR_WDINT_16BIT_30MHZ;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200198
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100199 /*
200 * To enable the USB 2.0 Device function
201 * through the UTMI interface
202 */
Wolfgang Denk511d0c72006-10-09 00:42:01 +0200203 usb2d0cr = usb2d0cr &~SDR0_USB2D0CR_USB2DEV_EBC_SEL_MASK;
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100204 usb2d0cr = usb2d0cr | SDR0_USB2D0CR_USB2DEV_SELECTION;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200205
Wolfgang Denk511d0c72006-10-09 00:42:01 +0200206 sdr0_pfc1 = sdr0_pfc1 &~SDR0_PFC1_UES_MASK;
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100207 sdr0_pfc1 = sdr0_pfc1 | SDR0_PFC1_UES_USB2D_SEL;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200208
Wolfgang Denk511d0c72006-10-09 00:42:01 +0200209 mtsdr(SDR0_PFC1, sdr0_pfc1);
Niklaus Gigerf780b832007-06-27 18:11:38 +0200210 mtsdr(SDR0_USB2D0CR, usb2d0cr);
Wolfgang Denk511d0c72006-10-09 00:42:01 +0200211 mtsdr(SDR0_USB2PHY0CR, usb2phy0cr);
212 mtsdr(SDR0_USB2H0CR, usb2h0cr);
Stefan Roese887e2ec2006-09-07 11:51:23 +0200213
214 /*clear resets*/
215 udelay (1000);
216 mtsdr(SDR0_SRST1, 0x00000000);
217 udelay (1000);
218 mtsdr(SDR0_SRST0, 0x00000000);
219
220 printf("USB: Host(int phy) Device(ext phy)\n");
221
222 } else if (strcmp(act, "dev") == 0) {
223 /*-------------------PATCH-------------------------------*/
224 mfsdr(SDR0_USB2PHY0CR, usb2phy0cr);
225
226 usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_XOCLK_MASK;
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100227 usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_XOCLK_EXTERNAL;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200228 usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DVBUS_MASK;
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100229 usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DVBUS_PURDIS;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200230 usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DWNSTR_MASK;
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100231 usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DWNSTR_HOST;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200232 usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_UTMICN_MASK;
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100233 usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_UTMICN_HOST;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200234 mtsdr(SDR0_USB2PHY0CR, usb2phy0cr);
235
236 udelay (1000);
237 mtsdr(SDR0_SRST1, 0x672c6000);
238
239 udelay (1000);
240 mtsdr(SDR0_SRST0, 0x00000080);
241
242 udelay (1000);
243 mtsdr(SDR0_SRST1, 0x60206000);
244
245 *(unsigned int *)(0xe0000350) = 0x00000001;
246
247 udelay (1000);
248 mtsdr(SDR0_SRST1, 0x60306000);
249 /*-------------------PATCH-------------------------------*/
250
251 /* SDR Setting */
Wolfgang Denk511d0c72006-10-09 00:42:01 +0200252 mfsdr(SDR0_USB2PHY0CR, usb2phy0cr);
Stefan Roese887e2ec2006-09-07 11:51:23 +0200253 mfsdr(SDR0_USB2H0CR, usb2h0cr);
Niklaus Gigerf780b832007-06-27 18:11:38 +0200254 mfsdr(SDR0_USB2D0CR, usb2d0cr);
Stefan Roese887e2ec2006-09-07 11:51:23 +0200255 mfsdr(SDR0_PFC1, sdr0_pfc1);
256
257 usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_XOCLK_MASK;
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100258 usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_XOCLK_EXTERNAL;
Wolfgang Denk511d0c72006-10-09 00:42:01 +0200259 usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_WDINT_MASK;
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100260 usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_WDINT_8BIT_60MHZ;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200261 usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DVBUS_MASK;
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100262 usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DVBUS_PUREN;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200263 usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DWNSTR_MASK;
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100264 usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DWNSTR_DEV;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200265 usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_UTMICN_MASK;
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100266 usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_UTMICN_DEV;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200267
268 usb2h0cr = usb2h0cr &~SDR0_USB2H0CR_WDINT_MASK;
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100269 usb2h0cr = usb2h0cr | SDR0_USB2H0CR_WDINT_8BIT_60MHZ;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200270
271 usb2d0cr = usb2d0cr &~SDR0_USB2D0CR_USB2DEV_EBC_SEL_MASK;
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100272 usb2d0cr = usb2d0cr | SDR0_USB2D0CR_EBC_SELECTION;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200273
274 sdr0_pfc1 = sdr0_pfc1 &~SDR0_PFC1_UES_MASK;
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100275 sdr0_pfc1 = sdr0_pfc1 | SDR0_PFC1_UES_EBCHR_SEL;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200276
Wolfgang Denk511d0c72006-10-09 00:42:01 +0200277 mtsdr(SDR0_USB2H0CR, usb2h0cr);
278 mtsdr(SDR0_USB2PHY0CR, usb2phy0cr);
Niklaus Gigerf780b832007-06-27 18:11:38 +0200279 mtsdr(SDR0_USB2D0CR, usb2d0cr);
Stefan Roese887e2ec2006-09-07 11:51:23 +0200280 mtsdr(SDR0_PFC1, sdr0_pfc1);
281
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100282 /* clear resets */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200283 udelay (1000);
284 mtsdr(SDR0_SRST1, 0x00000000);
285 udelay (1000);
286 mtsdr(SDR0_SRST0, 0x00000000);
287
288 printf("USB: Device(int phy)\n");
289 }
Stefan Roese854bc8d2006-09-13 13:51:58 +0200290#endif /* CONFIG_440EPX */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200291
John Otken john@softadvances.com8ce16f52007-03-08 09:39:48 -0600292 mfsdr(SDR0_SRST1, reg); /* enable security/kasumi engines */
293 reg &= ~(SDR0_SRST1_CRYP0 | SDR0_SRST1_KASU0);
294 mtsdr(SDR0_SRST1, reg);
295
Stefan Roesea78bc442007-01-05 10:40:36 +0100296 /*
297 * Clear PLB4A0_ACR[WRP]
298 * This fix will make the MAL burst disabling patch for the Linux
299 * EMAC driver obsolete.
300 */
301 reg = mfdcr(plb4_acr) & ~PLB4_ACR_WRP;
302 mtdcr(plb4_acr, reg);
303
Stefan Roese887e2ec2006-09-07 11:51:23 +0200304 return 0;
305}
306
307int checkboard(void)
308{
309 char *s = getenv("serial#");
Stefan Roesee0b9ea82007-01-13 07:57:51 +0100310 u8 rev;
311 u8 val;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200312
Stefan Roese854bc8d2006-09-13 13:51:58 +0200313#ifdef CONFIG_440EPX
Stefan Roese887e2ec2006-09-07 11:51:23 +0200314 printf("Board: Sequoia - AMCC PPC440EPx Evaluation Board");
Stefan Roese854bc8d2006-09-13 13:51:58 +0200315#else
316 printf("Board: Rainier - AMCC PPC440GRx Evaluation Board");
317#endif
Stefan Roesee0b9ea82007-01-13 07:57:51 +0100318
Stefan Roese5a5958b2007-10-15 11:29:33 +0200319 rev = in_8((void *)(CFG_BCSR_BASE + 0));
320 val = in_8((void *)(CFG_BCSR_BASE + 5)) & CFG_BCSR5_PCI66EN;
Stefan Roesee0b9ea82007-01-13 07:57:51 +0100321 printf(", Rev. %X, PCI=%d MHz", rev, val ? 66 : 33);
322
Stefan Roese887e2ec2006-09-07 11:51:23 +0200323 if (s != NULL) {
324 puts(", serial# ");
325 puts(s);
326 }
327 putc('\n');
328
329 return (0);
330}
331
Matthias Fuchs1f840212008-01-08 15:40:09 +0100332#if defined(CONFIG_PCI) && defined(CONFIG_PCI_PNP)
333/*
334 * Assign interrupts to PCI devices.
335 */
336void sequoia_pci_fixup_irq(struct pci_controller *hose, pci_dev_t dev)
337{
338 pci_hose_write_config_byte(hose, dev, PCI_INTERRUPT_LINE, VECNUM_EIR2);
339}
340#endif
341
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100342/*
343 * pci_pre_init
Stefan Roese887e2ec2006-09-07 11:51:23 +0200344 *
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100345 * This routine is called just prior to registering the hose and gives
346 * the board the opportunity to check things. Returning a value of zero
347 * indicates that things are bad & PCI initialization should be aborted.
Stefan Roese887e2ec2006-09-07 11:51:23 +0200348 *
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100349 * Different boards may wish to customize the pci controller structure
350 * (add regions, override default access routines, etc) or perform
351 * certain pre-initialization actions.
352 */
Stefan Roese466fff12007-06-25 15:57:39 +0200353#if defined(CONFIG_PCI)
Stefan Roese887e2ec2006-09-07 11:51:23 +0200354int pci_pre_init(struct pci_controller *hose)
355{
356 unsigned long addr;
Stefan Roese887e2ec2006-09-07 11:51:23 +0200357
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100358 /*
359 * Set priority for all PLB3 devices to 0.
360 * Set PLB3 arbiter to fair mode.
361 */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200362 mfsdr(sdr_amp1, addr);
363 mtsdr(sdr_amp1, (addr & 0x000000FF) | 0x0000FF00);
364 addr = mfdcr(plb3_acr);
365 mtdcr(plb3_acr, addr | 0x80000000);
366
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100367 /*
368 * Set priority for all PLB4 devices to 0.
369 */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200370 mfsdr(sdr_amp0, addr);
371 mtsdr(sdr_amp0, (addr & 0x000000FF) | 0x0000FF00);
372 addr = mfdcr(plb4_acr) | 0xa0000000; /* Was 0x8---- */
373 mtdcr(plb4_acr, addr);
374
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100375 /*
376 * Set Nebula PLB4 arbiter to fair mode.
377 */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200378 /* Segment0 */
379 addr = (mfdcr(plb0_acr) & ~plb0_acr_ppm_mask) | plb0_acr_ppm_fair;
380 addr = (addr & ~plb0_acr_hbu_mask) | plb0_acr_hbu_enabled;
381 addr = (addr & ~plb0_acr_rdp_mask) | plb0_acr_rdp_4deep;
382 addr = (addr & ~plb0_acr_wrp_mask) | plb0_acr_wrp_2deep;
383 mtdcr(plb0_acr, addr);
384
385 /* Segment1 */
386 addr = (mfdcr(plb1_acr) & ~plb1_acr_ppm_mask) | plb1_acr_ppm_fair;
387 addr = (addr & ~plb1_acr_hbu_mask) | plb1_acr_hbu_enabled;
388 addr = (addr & ~plb1_acr_rdp_mask) | plb1_acr_rdp_4deep;
389 addr = (addr & ~plb1_acr_wrp_mask) | plb1_acr_wrp_2deep;
390 mtdcr(plb1_acr, addr);
391
Matthias Fuchs1f840212008-01-08 15:40:09 +0100392#ifdef CONFIG_PCI_PNP
393 hose->fixup_irq = sequoia_pci_fixup_irq;
394#endif
Stefan Roese887e2ec2006-09-07 11:51:23 +0200395 return 1;
396}
Stefan Roese466fff12007-06-25 15:57:39 +0200397#endif /* defined(CONFIG_PCI) */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200398
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100399/*
400 * pci_target_init
Stefan Roese887e2ec2006-09-07 11:51:23 +0200401 *
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100402 * The bootstrap configuration provides default settings for the pci
403 * inbound map (PIM). But the bootstrap config choices are limited and
404 * may not be sufficient for a given board.
405 */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200406#if defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT)
407void pci_target_init(struct pci_controller *hose)
408{
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100409 /*
Stefan Roese887e2ec2006-09-07 11:51:23 +0200410 * Set up Direct MMIO registers
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100411 */
412 /*
413 * PowerPC440EPX PCI Master configuration.
414 * Map one 1Gig range of PLB/processor addresses to PCI memory space.
415 * PLB address 0xA0000000-0xDFFFFFFF
416 * ==> PCI address 0xA0000000-0xDFFFFFFF
417 * Use byte reversed out routines to handle endianess.
418 * Make this region non-prefetchable.
419 */
420 out32r(PCIX0_PMM0MA, 0x00000000); /* PMM0 Mask/Attribute */
421 /* - disabled b4 setting */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200422 out32r(PCIX0_PMM0LA, CFG_PCI_MEMBASE); /* PMM0 Local Address */
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100423 out32r(PCIX0_PMM0PCILA, CFG_PCI_MEMBASE); /* PMM0 PCI Low Address */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200424 out32r(PCIX0_PMM0PCIHA, 0x00000000); /* PMM0 PCI High Address */
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100425 out32r(PCIX0_PMM0MA, 0xE0000001); /* 512M + No prefetching, */
426 /* and enable region */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200427
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100428 out32r(PCIX0_PMM1MA, 0x00000000); /* PMM0 Mask/Attribute */
429 /* - disabled b4 setting */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200430 out32r(PCIX0_PMM1LA, CFG_PCI_MEMBASE2); /* PMM0 Local Address */
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100431 out32r(PCIX0_PMM1PCILA, CFG_PCI_MEMBASE2); /* PMM0 PCI Low Address */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200432 out32r(PCIX0_PMM1PCIHA, 0x00000000); /* PMM0 PCI High Address */
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100433 out32r(PCIX0_PMM1MA, 0xE0000001); /* 512M + No prefetching, */
434 /* and enable region */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200435
436 out32r(PCIX0_PTM1MS, 0x00000001); /* Memory Size/Attribute */
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100437 out32r(PCIX0_PTM1LA, 0); /* Local Addr. Reg */
438 out32r(PCIX0_PTM2MS, 0); /* Memory Size/Attribute */
439 out32r(PCIX0_PTM2LA, 0); /* Local Addr. Reg */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200440
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100441 /*
Stefan Roese887e2ec2006-09-07 11:51:23 +0200442 * Set up Configuration registers
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100443 */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200444
445 /* Program the board's subsystem id/vendor id */
446 pci_write_config_word(0, PCI_SUBSYSTEM_VENDOR_ID,
447 CFG_PCI_SUBSYS_VENDORID);
448 pci_write_config_word(0, PCI_SUBSYSTEM_ID, CFG_PCI_SUBSYS_ID);
449
450 /* Configure command register as bus master */
451 pci_write_config_word(0, PCI_COMMAND, PCI_COMMAND_MASTER);
452
453 /* 240nS PCI clock */
454 pci_write_config_word(0, PCI_LATENCY_TIMER, 1);
455
456 /* No error reporting */
457 pci_write_config_word(0, PCI_ERREN, 0);
458
459 pci_write_config_dword(0, PCI_BRDGOPT2, 0x00000101);
460
461}
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100462#endif /* defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT) */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200463
Stefan Roese887e2ec2006-09-07 11:51:23 +0200464#if defined(CONFIG_PCI) && defined(CFG_PCI_MASTER_INIT)
465void pci_master_init(struct pci_controller *hose)
466{
467 unsigned short temp_short;
468
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100469 /*
470 * Write the PowerPC440 EP PCI Configuration regs.
471 * Enable PowerPC440 EP to be a master on the PCI bus (PMM).
472 * Enable PowerPC440 EP to act as a PCI memory target (PTM).
473 */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200474 pci_read_config_word(0, PCI_COMMAND, &temp_short);
475 pci_write_config_word(0, PCI_COMMAND,
476 temp_short | PCI_COMMAND_MASTER |
477 PCI_COMMAND_MEMORY);
478}
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100479#endif /* defined(CONFIG_PCI) && defined(CFG_PCI_MASTER_INIT) */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200480
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100481/*
482 * is_pci_host
Stefan Roese887e2ec2006-09-07 11:51:23 +0200483 *
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100484 * This routine is called to determine if a pci scan should be
485 * performed. With various hardware environments (especially cPCI and
486 * PPMC) it's insufficient to depend on the state of the arbiter enable
487 * bit in the strap register, or generic host/adapter assumptions.
Stefan Roese887e2ec2006-09-07 11:51:23 +0200488 *
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100489 * Rather than hard-code a bad assumption in the general 440 code, the
490 * 440 pci code requires the board to decide at runtime.
Stefan Roese887e2ec2006-09-07 11:51:23 +0200491 *
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100492 * Return 0 for adapter mode, non-zero for host (monarch) mode.
493 */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200494#if defined(CONFIG_PCI)
495int is_pci_host(struct pci_controller *hose)
496{
497 /* Cactus is always configured as host. */
498 return (1);
499}
Matthias Fuchs83a49c82008-01-16 10:33:46 +0100500#endif /* defined(CONFIG_PCI) */
501
Igor Lisitsina11e0692007-03-28 19:06:19 +0400502#if defined(CONFIG_POST)
503/*
504 * Returns 1 if keys pressed to start the power-on long-running tests
505 * Called from board_init_f().
506 */
507int post_hotkeys_pressed(void)
508{
509 return 0; /* No hotkeys supported */
510}
511#endif /* CONFIG_POST */