blob: 6029a5185c2a7ded93e49afce4344b0224a276b0 [file] [log] [blame]
Kumar Gala129ba612008-08-12 11:13:08 -05001/*
Kumar Gala42c01b92009-11-04 13:01:17 -06002 * Copyright 2007-2009 Freescale Semiconductor, Inc.
Kumar Gala129ba612008-08-12 11:13:08 -05003 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23#include <common.h>
24#include <command.h>
25#include <pci.h>
26#include <asm/processor.h>
27#include <asm/mmu.h>
Kumar Gala7c0d4a72008-09-22 14:11:11 -050028#include <asm/cache.h>
Kumar Gala129ba612008-08-12 11:13:08 -050029#include <asm/immap_85xx.h>
Kumar Galac8514622009-04-02 13:22:48 -050030#include <asm/fsl_pci.h>
Kumar Gala129ba612008-08-12 11:13:08 -050031#include <asm/fsl_ddr_sdram.h>
32#include <asm/io.h>
33#include <miiphy.h>
34#include <libfdt.h>
35#include <fdt_support.h>
Liu Yu7e183ca2008-10-10 11:40:59 +080036#include <tsec.h>
Kumar Galab560ab82009-08-08 10:42:30 -050037#include <netdev.h>
Kumar Gala129ba612008-08-12 11:13:08 -050038
Liu Yu7e183ca2008-10-10 11:40:59 +080039#include "../common/sgmii_riser.h"
Kumar Gala129ba612008-08-12 11:13:08 -050040
Kumar Gala129ba612008-08-12 11:13:08 -050041long int fixed_sdram(void);
42
43int checkboard (void)
44{
Kumar Gala6bb5b412009-07-14 22:42:01 -050045 u8 vboot;
46 u8 *pixis_base = (u8 *)PIXIS_BASE;
47
Kumar Galacb69e4d2009-02-10 17:36:15 -060048 puts ("Board: MPC8572DS ");
49#ifdef CONFIG_PHYS_64BIT
50 puts ("(36-bit addrmap) ");
51#endif
52 printf ("Sys ID: 0x%02x, "
Kumar Gala6bb5b412009-07-14 22:42:01 -050053 "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
54 in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
55 in_8(pixis_base + PIXIS_PVER));
56
57 vboot = in_8(pixis_base + PIXIS_VBOOT);
58 switch ((vboot & PIXIS_VBOOT_LBMAP) >> 6) {
59 case PIXIS_VBOOT_LBMAP_NOR0:
60 puts ("vBank: 0\n");
61 break;
62 case PIXIS_VBOOT_LBMAP_PJET:
63 puts ("Promjet\n");
64 break;
65 case PIXIS_VBOOT_LBMAP_NAND:
66 puts ("NAND\n");
67 break;
68 case PIXIS_VBOOT_LBMAP_NOR1:
69 puts ("vBank: 1\n");
70 break;
71 }
72
Kumar Gala129ba612008-08-12 11:13:08 -050073 return 0;
74}
75
76phys_size_t initdram(int board_type)
77{
78 phys_size_t dram_size = 0;
79
80 puts("Initializing....");
81
82#ifdef CONFIG_SPD_EEPROM
83 dram_size = fsl_ddr_sdram();
Kumar Gala129ba612008-08-12 11:13:08 -050084#else
85 dram_size = fixed_sdram();
86#endif
Dave Liue57f0fa2008-10-28 17:53:45 +080087 dram_size = setup_ddr_tlbs(dram_size / 0x100000);
88 dram_size *= 0x100000;
Kumar Gala129ba612008-08-12 11:13:08 -050089
Kumar Gala129ba612008-08-12 11:13:08 -050090 puts(" DDR: ");
91 return dram_size;
92}
93
94#if !defined(CONFIG_SPD_EEPROM)
95/*
96 * Fixed sdram init -- doesn't use serial presence detect.
97 */
98
99phys_size_t fixed_sdram (void)
100{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200101 volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
Kumar Gala129ba612008-08-12 11:13:08 -0500102 volatile ccsr_ddr_t *ddr= &immap->im_ddr;
103 uint d_init;
104
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105 ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
106 ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
Kumar Gala129ba612008-08-12 11:13:08 -0500107
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108 ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
109 ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
110 ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
111 ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
112 ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
113 ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
114 ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
115 ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
116 ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
117 ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
Kumar Gala129ba612008-08-12 11:13:08 -0500118
119#if defined (CONFIG_DDR_ECC)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120 ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
121 ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
122 ddr->err_sbe = CONFIG_SYS_DDR_SBE;
Kumar Gala129ba612008-08-12 11:13:08 -0500123#endif
124 asm("sync;isync");
125
126 udelay(500);
127
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128 ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
Kumar Gala129ba612008-08-12 11:13:08 -0500129
130#if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
131 d_init = 1;
132 debug("DDR - 1st controller: memory initializing\n");
133 /*
134 * Poll until memory is initialized.
135 * 512 Meg at 400 might hit this 200 times or so.
136 */
137 while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) {
138 udelay(1000);
139 }
140 debug("DDR: memory initialized\n\n");
141 asm("sync; isync");
142 udelay(500);
143#endif
144
145 return 512 * 1024 * 1024;
146}
147
148#endif
149
150#ifdef CONFIG_PCIE1
151static struct pci_controller pcie1_hose;
152#endif
153
154#ifdef CONFIG_PCIE2
155static struct pci_controller pcie2_hose;
156#endif
157
158#ifdef CONFIG_PCIE3
159static struct pci_controller pcie3_hose;
160#endif
161
Kumar Gala129ba612008-08-12 11:13:08 -0500162#ifdef CONFIG_PCI
163void pci_init_board(void)
164{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Kumar Galaf61dae72009-09-03 10:20:09 -0500166 struct fsl_pci_info pci_info[3];
Kumar Gala42c01b92009-11-04 13:01:17 -0600167 u32 devdisr, pordevsr, io_sel, temp32;
Kumar Galaf61dae72009-09-03 10:20:09 -0500168 int first_free_busno = 0;
169 int num = 0;
170
171 int pcie_ep, pcie_configured;
172
173 devdisr = in_be32(&gur->devdisr);
174 pordevsr = in_be32(&gur->pordevsr);
175 io_sel = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
Kumar Gala129ba612008-08-12 11:13:08 -0500176
Kumar Gala42c01b92009-11-04 13:01:17 -0600177 debug (" pci_init_board: devdisr=%x, io_sel=%x\n", devdisr, io_sel);
Kumar Gala129ba612008-08-12 11:13:08 -0500178
Kumar Galaf61dae72009-09-03 10:20:09 -0500179 if (!(pordevsr & MPC85xx_PORDEVSR_SGMII1_DIS))
Kumar Gala129ba612008-08-12 11:13:08 -0500180 printf (" eTSEC1 is in sgmii mode.\n");
Kumar Galaf61dae72009-09-03 10:20:09 -0500181 if (!(pordevsr & MPC85xx_PORDEVSR_SGMII2_DIS))
Kumar Gala129ba612008-08-12 11:13:08 -0500182 printf (" eTSEC2 is in sgmii mode.\n");
Kumar Galaf61dae72009-09-03 10:20:09 -0500183 if (!(pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS))
Kumar Gala129ba612008-08-12 11:13:08 -0500184 printf (" eTSEC3 is in sgmii mode.\n");
Kumar Galaf61dae72009-09-03 10:20:09 -0500185 if (!(pordevsr & MPC85xx_PORDEVSR_SGMII4_DIS))
Kumar Gala129ba612008-08-12 11:13:08 -0500186 printf (" eTSEC4 is in sgmii mode.\n");
187
Kumar Galaf61dae72009-09-03 10:20:09 -0500188 puts("\n");
Kumar Gala129ba612008-08-12 11:13:08 -0500189#ifdef CONFIG_PCIE3
Kumar Galaf61dae72009-09-03 10:20:09 -0500190 pcie_configured = is_fsl_pci_cfg(LAW_TRGT_IF_PCIE_3, io_sel);
Kumar Gala129ba612008-08-12 11:13:08 -0500191
Kumar Galaf61dae72009-09-03 10:20:09 -0500192 if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE3)){
193 SET_STD_PCIE_INFO(pci_info[num], 3);
Kumar Gala42c01b92009-11-04 13:01:17 -0600194 pcie_ep = fsl_setup_hose(&pcie3_hose, pci_info[num].regs);
Kumar Galaf61dae72009-09-03 10:20:09 -0500195 printf (" PCIE3 connected to ULI as %s (base addr %lx)\n",
Peter Tyser64917ca2010-01-17 15:38:26 -0600196 pcie_ep ? "Endpoint" : "Root Complex",
Kumar Galaf61dae72009-09-03 10:20:09 -0500197 pci_info[num].regs);
198 first_free_busno = fsl_pci_init_port(&pci_info[num++],
Kumar Gala01471d52009-11-04 01:29:04 -0600199 &pcie3_hose, first_free_busno);
Kumar Galaf61dae72009-09-03 10:20:09 -0500200 /*
201 * Activate ULI1575 legacy chip by performing a fake
202 * memory access. Needed to make ULI RTC work.
203 * Device 1d has the first on-board memory BAR.
204 */
205 pci_hose_read_config_dword(&pcie3_hose, PCI_BDF(2, 0x1d, 0),
206 PCI_BASE_ADDRESS_1, &temp32);
207 if (temp32 >= CONFIG_SYS_PCIE3_MEM_BUS) {
208 void *p = pci_mem_to_virt(PCI_BDF(2, 0x1d, 0),
209 temp32, 4, 0);
210 debug(" uli1572 read to %p\n", p);
211 in_be32(p);
Kumar Gala129ba612008-08-12 11:13:08 -0500212 }
Kumar Galaf61dae72009-09-03 10:20:09 -0500213 } else {
214 printf (" PCIE3: disabled\n");
Kumar Gala129ba612008-08-12 11:13:08 -0500215 }
Kumar Galaf61dae72009-09-03 10:20:09 -0500216 puts("\n");
Kumar Gala129ba612008-08-12 11:13:08 -0500217#else
Kumar Galaf61dae72009-09-03 10:20:09 -0500218 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE3); /* disable */
Kumar Gala129ba612008-08-12 11:13:08 -0500219#endif
220
221#ifdef CONFIG_PCIE2
Kumar Galaf61dae72009-09-03 10:20:09 -0500222 pcie_configured = is_fsl_pci_cfg(LAW_TRGT_IF_PCIE_2, io_sel);
Kumar Gala129ba612008-08-12 11:13:08 -0500223
Kumar Galaf61dae72009-09-03 10:20:09 -0500224 if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE2)){
225 SET_STD_PCIE_INFO(pci_info[num], 2);
Kumar Gala42c01b92009-11-04 13:01:17 -0600226 pcie_ep = fsl_setup_hose(&pcie2_hose, pci_info[num].regs);
Kumar Galaf61dae72009-09-03 10:20:09 -0500227 printf (" PCIE2 connected to Slot 1 as %s (base addr %lx)\n",
Peter Tyser64917ca2010-01-17 15:38:26 -0600228 pcie_ep ? "Endpoint" : "Root Complex",
Kumar Galaf61dae72009-09-03 10:20:09 -0500229 pci_info[num].regs);
230 first_free_busno = fsl_pci_init_port(&pci_info[num++],
Kumar Gala01471d52009-11-04 01:29:04 -0600231 &pcie2_hose, first_free_busno);
Kumar Galaf61dae72009-09-03 10:20:09 -0500232 } else {
233 printf (" PCIE2: disabled\n");
Kumar Gala129ba612008-08-12 11:13:08 -0500234 }
Kumar Galaf61dae72009-09-03 10:20:09 -0500235
236 puts("\n");
Kumar Gala129ba612008-08-12 11:13:08 -0500237#else
Kumar Galaf61dae72009-09-03 10:20:09 -0500238 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE2); /* disable */
Kumar Gala129ba612008-08-12 11:13:08 -0500239#endif
Kumar Galaf61dae72009-09-03 10:20:09 -0500240
Kumar Gala129ba612008-08-12 11:13:08 -0500241#ifdef CONFIG_PCIE1
Kumar Galaf61dae72009-09-03 10:20:09 -0500242 pcie_configured = is_fsl_pci_cfg(LAW_TRGT_IF_PCIE_1, io_sel);
Kumar Gala129ba612008-08-12 11:13:08 -0500243
Kumar Galaf61dae72009-09-03 10:20:09 -0500244 if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
245 SET_STD_PCIE_INFO(pci_info[num], 1);
Kumar Gala42c01b92009-11-04 13:01:17 -0600246 pcie_ep = fsl_setup_hose(&pcie1_hose, pci_info[num].regs);
Kumar Galaf61dae72009-09-03 10:20:09 -0500247 printf (" PCIE1 connected to Slot 2 as %s (base addr %lx)\n",
Peter Tyser64917ca2010-01-17 15:38:26 -0600248 pcie_ep ? "Endpoint" : "Root Complex",
Kumar Galaf61dae72009-09-03 10:20:09 -0500249 pci_info[num].regs);
250 first_free_busno = fsl_pci_init_port(&pci_info[num++],
Kumar Gala01471d52009-11-04 01:29:04 -0600251 &pcie1_hose, first_free_busno);
Kumar Galaf61dae72009-09-03 10:20:09 -0500252 } else {
253 printf (" PCIE1: disabled\n");
Kumar Gala129ba612008-08-12 11:13:08 -0500254 }
Kumar Galaf61dae72009-09-03 10:20:09 -0500255
256 puts("\n");
Kumar Gala129ba612008-08-12 11:13:08 -0500257#else
Kumar Galaf61dae72009-09-03 10:20:09 -0500258 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE); /* disable */
Kumar Gala129ba612008-08-12 11:13:08 -0500259#endif
260}
261#endif
262
263int board_early_init_r(void)
264{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200265 const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
Kumar Gala5fb6ea32009-11-13 09:25:07 -0600266 const u8 flash_esel = find_tlb_idx((void *)flashbase, 1);
Kumar Gala129ba612008-08-12 11:13:08 -0500267
268 /*
269 * Remap Boot flash + PROMJET region to caching-inhibited
270 * so that flash can be erased properly.
271 */
272
Kumar Gala7c0d4a72008-09-22 14:11:11 -0500273 /* Flush d-cache and invalidate i-cache of any FLASH data */
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100274 flush_dcache();
275 invalidate_icache();
Kumar Gala129ba612008-08-12 11:13:08 -0500276
277 /* invalidate existing TLB entry for flash + promjet */
278 disable_tlb(flash_esel);
279
Kumar Galac953ddf2008-12-02 14:19:34 -0600280 set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, /* tlb, epn, rpn */
Kumar Gala129ba612008-08-12 11:13:08 -0500281 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, /* perms, wimge */
282 0, flash_esel, BOOKE_PAGESZ_256M, 1); /* ts, esel, tsize, iprot */
283
284 return 0;
285}
286
287#ifdef CONFIG_GET_CLK_FROM_ICS307
288/* decode S[0-2] to Output Divider (OD) */
289static unsigned char ics307_S_to_OD[] = {
290 10, 2, 8, 4, 5, 7, 3, 6
291};
292
293/* Calculate frequency being generated by ICS307-02 clock chip based upon
294 * the control bytes being programmed into it. */
295/* XXX: This function should probably go into a common library */
296static unsigned long
297ics307_clk_freq (unsigned char cw0, unsigned char cw1, unsigned char cw2)
298{
299 const unsigned long InputFrequency = CONFIG_ICS307_REFCLK_HZ;
300 unsigned long VDW = ((cw1 << 1) & 0x1FE) + ((cw2 >> 7) & 1);
301 unsigned long RDW = cw2 & 0x7F;
302 unsigned long OD = ics307_S_to_OD[cw0 & 0x7];
303 unsigned long freq;
304
305 /* CLK1Frequency = InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD) */
306
307 /* cw0: C1 C0 TTL F1 F0 S2 S1 S0
308 * cw1: V8 V7 V6 V5 V4 V3 V2 V1
309 * cw2: V0 R6 R5 R4 R3 R2 R1 R0
310 *
311 * R6:R0 = Reference Divider Word (RDW)
312 * V8:V0 = VCO Divider Word (VDW)
313 * S2:S0 = Output Divider Select (OD)
314 * F1:F0 = Function of CLK2 Output
315 * TTL = duty cycle
316 * C1:C0 = internal load capacitance for cyrstal
317 */
318
319 /* Adding 1 to get a "nicely" rounded number, but this needs
320 * more tweaking to get a "properly" rounded number. */
321
322 freq = 1 + (InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD));
323
324 debug("ICS307: CW[0-2]: %02X %02X %02X => %u Hz\n", cw0, cw1, cw2,
325 freq);
326 return freq;
327}
328
329unsigned long get_board_sys_clk(ulong dummy)
330{
Kumar Gala048e7ef2009-07-22 10:12:39 -0500331 u8 *pixis_base = (u8 *)PIXIS_BASE;
332
Kumar Gala129ba612008-08-12 11:13:08 -0500333 return ics307_clk_freq (
Kumar Gala048e7ef2009-07-22 10:12:39 -0500334 in_8(pixis_base + PIXIS_VSYSCLK0),
335 in_8(pixis_base + PIXIS_VSYSCLK1),
336 in_8(pixis_base + PIXIS_VSYSCLK2)
Kumar Gala129ba612008-08-12 11:13:08 -0500337 );
338}
339
340unsigned long get_board_ddr_clk(ulong dummy)
341{
Kumar Gala048e7ef2009-07-22 10:12:39 -0500342 u8 *pixis_base = (u8 *)PIXIS_BASE;
343
Kumar Gala129ba612008-08-12 11:13:08 -0500344 return ics307_clk_freq (
Kumar Gala048e7ef2009-07-22 10:12:39 -0500345 in_8(pixis_base + PIXIS_VDDRCLK0),
346 in_8(pixis_base + PIXIS_VDDRCLK1),
347 in_8(pixis_base + PIXIS_VDDRCLK2)
Kumar Gala129ba612008-08-12 11:13:08 -0500348 );
349}
350#else
351unsigned long get_board_sys_clk(ulong dummy)
352{
353 u8 i;
354 ulong val = 0;
Kumar Gala048e7ef2009-07-22 10:12:39 -0500355 u8 *pixis_base = (u8 *)PIXIS_BASE;
Kumar Gala129ba612008-08-12 11:13:08 -0500356
Kumar Gala048e7ef2009-07-22 10:12:39 -0500357 i = in_8(pixis_base + PIXIS_SPD);
Kumar Gala129ba612008-08-12 11:13:08 -0500358 i &= 0x07;
359
360 switch (i) {
361 case 0:
362 val = 33333333;
363 break;
364 case 1:
365 val = 40000000;
366 break;
367 case 2:
368 val = 50000000;
369 break;
370 case 3:
371 val = 66666666;
372 break;
373 case 4:
374 val = 83333333;
375 break;
376 case 5:
377 val = 100000000;
378 break;
379 case 6:
380 val = 133333333;
381 break;
382 case 7:
383 val = 166666666;
384 break;
385 }
386
387 return val;
388}
389
390unsigned long get_board_ddr_clk(ulong dummy)
391{
392 u8 i;
393 ulong val = 0;
Kumar Gala048e7ef2009-07-22 10:12:39 -0500394 u8 *pixis_base = (u8 *)PIXIS_BASE;
Kumar Gala129ba612008-08-12 11:13:08 -0500395
Kumar Gala048e7ef2009-07-22 10:12:39 -0500396 i = in_8(pixis_base + PIXIS_SPD);
Kumar Gala129ba612008-08-12 11:13:08 -0500397 i &= 0x38;
398 i >>= 3;
399
400 switch (i) {
401 case 0:
402 val = 33333333;
403 break;
404 case 1:
405 val = 40000000;
406 break;
407 case 2:
408 val = 50000000;
409 break;
410 case 3:
411 val = 66666666;
412 break;
413 case 4:
414 val = 83333333;
415 break;
416 case 5:
417 val = 100000000;
418 break;
419 case 6:
420 val = 133333333;
421 break;
422 case 7:
423 val = 166666666;
424 break;
425 }
426 return val;
427}
428#endif
429
Liu Yu7e183ca2008-10-10 11:40:59 +0800430#ifdef CONFIG_TSEC_ENET
431int board_eth_init(bd_t *bis)
432{
433 struct tsec_info_struct tsec_info[4];
434 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
435 int num = 0;
436
437#ifdef CONFIG_TSEC1
438 SET_STD_TSEC_INFO(tsec_info[num], 1);
439 if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII1_DIS))
440 tsec_info[num].flags |= TSEC_SGMII;
441 num++;
442#endif
443#ifdef CONFIG_TSEC2
444 SET_STD_TSEC_INFO(tsec_info[num], 2);
445 if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII2_DIS))
446 tsec_info[num].flags |= TSEC_SGMII;
447 num++;
448#endif
449#ifdef CONFIG_TSEC3
450 SET_STD_TSEC_INFO(tsec_info[num], 3);
451 if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS))
452 tsec_info[num].flags |= TSEC_SGMII;
453 num++;
454#endif
455#ifdef CONFIG_TSEC4
456 SET_STD_TSEC_INFO(tsec_info[num], 4);
457 if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII4_DIS))
458 tsec_info[num].flags |= TSEC_SGMII;
459 num++;
460#endif
461
462 if (!num) {
463 printf("No TSECs initialized\n");
464
465 return 0;
466 }
467
Andy Flemingfeede8b2008-12-05 20:10:22 -0600468#ifdef CONFIG_FSL_SGMII_RISER
Liu Yu7e183ca2008-10-10 11:40:59 +0800469 fsl_sgmii_riser_init(tsec_info, num);
Andy Flemingfeede8b2008-12-05 20:10:22 -0600470#endif
Liu Yu7e183ca2008-10-10 11:40:59 +0800471
472 tsec_eth_init(bis, tsec_info, num);
473
Kumar Galab560ab82009-08-08 10:42:30 -0500474 return pci_eth_init(bis);
Liu Yu7e183ca2008-10-10 11:40:59 +0800475}
476#endif
477
Kumar Gala129ba612008-08-12 11:13:08 -0500478#if defined(CONFIG_OF_BOARD_SETUP)
479void ft_board_setup(void *blob, bd_t *bd)
480{
Kumar Galab6730512009-02-09 22:03:04 -0600481 phys_addr_t base;
482 phys_size_t size;
Kumar Gala129ba612008-08-12 11:13:08 -0500483
484 ft_cpu_setup(blob, bd);
485
486 base = getenv_bootm_low();
487 size = getenv_bootm_size();
488
489 fdt_fixup_memory(blob, (u64)base, (u64)size);
490
Kumar Gala129ba612008-08-12 11:13:08 -0500491#ifdef CONFIG_PCIE3
Kumar Gala2dba0de2008-10-21 08:28:33 -0500492 ft_fsl_pci_setup(blob, "pci0", &pcie3_hose);
Kumar Gala129ba612008-08-12 11:13:08 -0500493#endif
494#ifdef CONFIG_PCIE2
Kumar Gala2dba0de2008-10-21 08:28:33 -0500495 ft_fsl_pci_setup(blob, "pci1", &pcie2_hose);
Kumar Gala129ba612008-08-12 11:13:08 -0500496#endif
497#ifdef CONFIG_PCIE1
Kumar Gala2dba0de2008-10-21 08:28:33 -0500498 ft_fsl_pci_setup(blob, "pci2", &pcie1_hose);
Kumar Gala129ba612008-08-12 11:13:08 -0500499#endif
Andy Flemingfeede8b2008-12-05 20:10:22 -0600500#ifdef CONFIG_FSL_SGMII_RISER
501 fsl_sgmii_riser_fdt_fixup(blob);
502#endif
Kumar Gala129ba612008-08-12 11:13:08 -0500503}
504#endif
505
506#ifdef CONFIG_MP
507extern void cpu_mp_lmb_reserve(struct lmb *lmb);
508
509void board_lmb_reserve(struct lmb *lmb)
510{
511 cpu_mp_lmb_reserve(lmb);
512}
513#endif