blob: 2bb4e47496b483876168f835a833bc097f9cd2f2 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +05302/*
3 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
4 *
5 * Based on davinci_dvevm.h. Original Copyrights follow:
6 *
7 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +05308 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13/*
14 * Board
15 */
Lad, Prabhakar63777662012-06-24 21:35:23 +000016/* check if direct NOR boot config is used */
17#ifndef CONFIG_DIRECT_NOR_BOOT
Stefano Babicd73a8a12010-11-11 15:38:02 +010018#define CONFIG_USE_SPIFLASH
Lad, Prabhakar63777662012-06-24 21:35:23 +000019#endif
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053020
21/*
22 * SoC Configuration
23 */
Christian Rieschb67d8812012-02-02 00:44:39 +000024#define CONFIG_SYS_EXCEPTION_VECTORS_HIGH
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053025#define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID)
26#define CONFIG_SYS_OSCIN_FREQ 24000000
27#define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE
28#define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID)
Adam Ford66e26372019-08-01 08:47:55 -050029#define CONFIG_SKIP_LOWLEVEL_INIT_ONLY
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053030
Lad, Prabhakar63777662012-06-24 21:35:23 +000031#ifdef CONFIG_DIRECT_NOR_BOOT
Lad, Prabhakar63777662012-06-24 21:35:23 +000032#define CONFIG_SYS_DV_NOR_BOOT_CFG (0x11)
Lad, Prabhakar63777662012-06-24 21:35:23 +000033#endif
34
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053035/*
36 * Memory Info
37 */
38#define CONFIG_SYS_MALLOC_LEN (0x10000 + 1*1024*1024) /* malloc() len */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053039#define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
40#define PHYS_SDRAM_1_SIZE (64 << 20) /* SDRAM size 64MB */
Ben Gardiner97003752010-08-23 09:08:15 -040041#define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
Adam Ford15b8c752019-02-25 21:53:46 -060042#define CONFIG_SPL_BSS_START_ADDR DAVINCI_DDR_EMIF_DATA_BASE
43#define CONFIG_SPL_BSS_MAX_SIZE 0x1080000
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053044/* memtest start addr */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053045
46/* memtest will be run on 16MB */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053047
Christian Riesch3d2c8e62011-12-09 09:47:37 +000048#define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \
49 DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \
50 DAVINCI_SYSCFG_SUSPSRC_SPI1 | \
51 DAVINCI_SYSCFG_SUSPSRC_UART2 | \
52 DAVINCI_SYSCFG_SUSPSRC_EMAC | \
53 DAVINCI_SYSCFG_SUSPSRC_I2C)
54
55/*
56 * PLL configuration
57 */
Christian Riesch3d2c8e62011-12-09 09:47:37 +000058
59#define CONFIG_SYS_DA850_PLL0_PLLM 24
60#define CONFIG_SYS_DA850_PLL1_PLLM 21
61
62/*
63 * DDR2 memory configuration
64 */
65#define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
66 DV_DDR_PHY_EXT_STRBEN | \
67 (0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT))
68
69#define CONFIG_SYS_DA850_DDR2_SDBCR ( \
70 (1 << DV_DDR_SDCR_MSDRAMEN_SHIFT) | \
71 (1 << DV_DDR_SDCR_DDREN_SHIFT) | \
72 (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \
73 (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \
74 (0x3 << DV_DDR_SDCR_CL_SHIFT) | \
75 (0x2 << DV_DDR_SDCR_IBANK_SHIFT) | \
76 (0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
77
78/* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
79#define CONFIG_SYS_DA850_DDR2_SDBCR2 0
80
81#define CONFIG_SYS_DA850_DDR2_SDTIMR ( \
82 (14 << DV_DDR_SDTMR1_RFC_SHIFT) | \
83 (2 << DV_DDR_SDTMR1_RP_SHIFT) | \
84 (2 << DV_DDR_SDTMR1_RCD_SHIFT) | \
85 (1 << DV_DDR_SDTMR1_WR_SHIFT) | \
86 (5 << DV_DDR_SDTMR1_RAS_SHIFT) | \
87 (8 << DV_DDR_SDTMR1_RC_SHIFT) | \
88 (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \
89 (0 << DV_DDR_SDTMR1_WTR_SHIFT))
90
91#define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \
92 (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \
93 (0 << DV_DDR_SDTMR2_XP_SHIFT) | \
94 (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \
95 (17 << DV_DDR_SDTMR2_XSNR_SHIFT) | \
96 (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \
97 (0 << DV_DDR_SDTMR2_RTP_SHIFT) | \
98 (0 << DV_DDR_SDTMR2_CKE_SHIFT))
99
100#define CONFIG_SYS_DA850_DDR2_SDRCR 0x00000494
101#define CONFIG_SYS_DA850_DDR2_PBBPR 0x30
102
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530103/*
104 * Serial Driver info
105 */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530106#define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530107
Stefano Babicd73a8a12010-11-11 15:38:02 +0100108#define CONFIG_SYS_SPI_CLK clk_get(DAVINCI_SPI1_CLKID)
Stefano Babicd73a8a12010-11-11 15:38:02 +0100109
Lad, Prabhakar42612102012-06-24 21:35:19 +0000110#ifdef CONFIG_USE_SPIFLASH
Peter Howard2a10f8b2014-12-17 12:14:36 +1100111#define CONFIG_SYS_SPI_U_BOOT_SIZE 0x40000
Lad, Prabhakar42612102012-06-24 21:35:19 +0000112#endif
113
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530114/*
115 * I2C Configuration
116 */
Adam Fordc7742072017-09-17 20:43:48 -0500117#ifndef CONFIG_SPL_BUILD
Sudhakar Rajashekharad2607402010-11-18 09:59:37 -0500118#define CONFIG_SYS_I2C_EXPANDER_ADDR 0x20
Adam Fordc7742072017-09-17 20:43:48 -0500119#endif
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530120
121/*
Ben Gardiner6b2c6462010-10-14 17:26:25 -0400122 * Flash & Environment
123 */
Miquel Raynal88718be2019-10-03 19:50:03 +0200124#ifdef CONFIG_MTD_RAW_NAND
Ben Gardiner6b2c6462010-10-14 17:26:25 -0400125#define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
126#define CONFIG_SYS_NAND_PAGE_2K
127#define CONFIG_SYS_NAND_CS 3
128#define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
Eric Benard34fa0702013-04-22 05:55:00 +0000129#define CONFIG_SYS_NAND_MASK_CLE 0x10
130#define CONFIG_SYS_NAND_MASK_ALE 0x8
Ben Gardiner6b2c6462010-10-14 17:26:25 -0400131#undef CONFIG_SYS_NAND_HW_ECC
132#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
Lad, Prabhakar122f9c92012-06-24 21:35:22 +0000133#define CONFIG_SYS_NAND_HW_ECC_OOBFIRST
134#define CONFIG_SYS_NAND_5_ADDR_CYCLE
135#define CONFIG_SYS_NAND_PAGE_SIZE (2 << 10)
136#define CONFIG_SYS_NAND_BLOCK_SIZE (128 << 10)
Adam Ford93f33622018-08-15 13:22:03 -0500137#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x40000
Lad, Prabhakar122f9c92012-06-24 21:35:22 +0000138#define CONFIG_SYS_NAND_U_BOOT_DST 0xc1080000
139#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
140#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_DST - \
141 CONFIG_SYS_NAND_U_BOOT_SIZE - \
142 CONFIG_SYS_MALLOC_LEN - \
143 GENERATED_GBL_DATA_SIZE)
144#define CONFIG_SYS_NAND_ECCPOS { \
145 24, 25, 26, 27, 28, \
146 29, 30, 31, 32, 33, 34, 35, 36, 37, 38, \
147 39, 40, 41, 42, 43, 44, 45, 46, 47, 48, \
148 49, 50, 51, 52, 53, 54, 55, 56, 57, 58, \
149 59, 60, 61, 62, 63 }
150#define CONFIG_SYS_NAND_PAGE_COUNT 64
151#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
152#define CONFIG_SYS_NAND_ECCSIZE 512
153#define CONFIG_SYS_NAND_ECCBYTES 10
154#define CONFIG_SYS_NAND_OOBSIZE 64
Scott Wood6f2f01b2012-09-20 19:09:07 -0500155#define CONFIG_SPL_NAND_BASE
156#define CONFIG_SPL_NAND_DRIVERS
157#define CONFIG_SPL_NAND_ECC
Lad, Prabhakar122f9c92012-06-24 21:35:22 +0000158#define CONFIG_SPL_NAND_LOAD
Bartosz Golaszewski95cffd92019-07-29 08:58:05 +0200159
160#ifndef CONFIG_SPL_BUILD
161#define CONFIG_SYS_NAND_SELF_INIT
162#endif
Ben Gardiner6b2c6462010-10-14 17:26:25 -0400163#endif
164
165/*
Ben Gardiner3d248d32010-10-14 17:26:29 -0400166 * Network & Ethernet Configuration
167 */
168#ifdef CONFIG_DRIVER_TI_EMAC
Ben Gardiner3d248d32010-10-14 17:26:29 -0400169#define CONFIG_BOOTP_SEND_HOSTNAME
170#define CONFIG_NET_RETRY_COUNT 10
Ben Gardiner3d248d32010-10-14 17:26:29 -0400171#endif
172
Nagabhushana Netagunte1506b0a2011-09-03 22:18:32 -0400173#ifdef CONFIG_USE_NOR
Nagabhushana Netagunte1506b0a2011-09-03 22:18:32 -0400174#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */
175#define CONFIG_SYS_FLASH_SECT_SZ (128 << 10) /* 128KB */
Nagabhushana Netagunte1506b0a2011-09-03 22:18:32 -0400176#define CONFIG_SYS_FLASH_BASE DAVINCI_ASYNC_EMIF_DATA_CE2_BASE
177#define PHYS_FLASH_SIZE (8 << 20) /* Flash size 8MB */
178#define CONFIG_SYS_MAX_FLASH_SECT ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)\
179 + 3)
Adam Ford93f33622018-08-15 13:22:03 -0500180#endif
Stefano Babicd73a8a12010-11-11 15:38:02 +0100181
Ben Gardiner3d248d32010-10-14 17:26:29 -0400182/*
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530183 * U-Boot general configuration
184 */
185#define CONFIG_BOOTFILE "uImage" /* Boot file name */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530186#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530187#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
188#define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000)
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530189
190/*
191 * Linux Information
192 */
Ben Gardiner59e0d612010-10-14 17:26:32 -0400193#define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100)
Nagabhushana Netaguntecf2c24e2011-09-03 22:19:28 -0400194#define CONFIG_HWCONFIG /* enable hwconfig */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530195#define CONFIG_CMDLINE_TAG
Sekhar Nori4f6fc152010-11-19 11:39:48 -0500196#define CONFIG_REVISION_TAG
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530197#define CONFIG_SETUP_MEMORY_TAGS
Adam Forda4670f82017-09-17 20:43:46 -0500198
199#define CONFIG_BOOTCOMMAND \
200 "run envboot; " \
201 "run mmcboot; "
202
203#define DEFAULT_LINUX_BOOT_ENV \
204 "loadaddr=0xc0700000\0" \
205 "fdtaddr=0xc0600000\0" \
206 "scriptaddr=0xc0600000\0"
207
208#include <environment/ti/mmc.h>
209
210#define CONFIG_EXTRA_ENV_SETTINGS \
211 DEFAULT_LINUX_BOOT_ENV \
212 DEFAULT_MMC_TI_ARGS \
213 "bootpart=0:2\0" \
214 "bootdir=/boot\0" \
215 "bootfile=zImage\0" \
216 "fdtfile=da850-evm.dtb\0" \
217 "boot_fdt=yes\0" \
218 "boot_fit=0\0" \
219 "console=ttyS2,115200n8\0" \
220 "hwconfig=dsp:wake=yes"
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530221
Hadli, Manjunath8f5d4682012-02-06 00:30:44 +0000222#ifdef CONFIG_CMD_BDI
223#define CONFIG_CLOCKS
224#endif
225
Miquel Raynal88718be2019-10-03 19:50:03 +0200226#if !defined(CONFIG_MTD_RAW_NAND) && \
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530227 !defined(CONFIG_USE_NOR) && \
228 !defined(CONFIG_USE_SPIFLASH)
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530229#endif
230
Adam Ford95468e62019-04-30 05:21:42 -0500231/* USB Configs */
Adam Ford95468e62019-04-30 05:21:42 -0500232#define CONFIG_USB_OHCI_NEW
Adam Ford95468e62019-04-30 05:21:42 -0500233#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
Adam Ford95468e62019-04-30 05:21:42 -0500234
Lad, Prabhakar63777662012-06-24 21:35:23 +0000235#ifndef CONFIG_DIRECT_NOR_BOOT
Christian Riesch3d2c8e62011-12-09 09:47:37 +0000236/* defines for SPL */
Tom Rini3f7f2412012-08-14 12:27:13 -0700237#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE - \
238 CONFIG_SYS_MALLOC_LEN)
239#define CONFIG_SYS_SPL_MALLOC_SIZE CONFIG_SYS_MALLOC_LEN
Christian Riesch3d2c8e62011-12-09 09:47:37 +0000240#define CONFIG_SPL_STACK 0x8001ff00
Albert ARIBAUDb7b5f1a2013-04-12 05:14:32 +0000241#define CONFIG_SPL_MAX_FOOTPRINT 32768
Christian Riesch532d5312014-05-07 10:16:28 +0200242#define CONFIG_SPL_PAD_TO 32768
Lad, Prabhakar63777662012-06-24 21:35:23 +0000243#endif
Lad, Prabhakar0d986e62012-06-24 21:35:20 +0000244
245/* Load U-Boot Image From MMC */
Lad, Prabhakar0d986e62012-06-24 21:35:20 +0000246
Heiko Schocherab86f722010-09-17 13:10:42 +0200247/* additions for new relocation code, must added to all boards */
Heiko Schocherab86f722010-09-17 13:10:42 +0200248#define CONFIG_SYS_SDRAM_BASE 0xc0000000
Lad, Prabhakar63777662012-06-24 21:35:23 +0000249
250#ifdef CONFIG_DIRECT_NOR_BOOT
251#define CONFIG_SYS_INIT_SP_ADDR 0x8001ff00
252#else
Heiko Schocherab86f722010-09-17 13:10:42 +0200253#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200254 GENERATED_GBL_DATA_SIZE)
Lad, Prabhakar63777662012-06-24 21:35:23 +0000255#endif /* CONFIG_DIRECT_NOR_BOOT */
Simon Glass89f5eaa2017-05-17 08:23:09 -0600256
257#include <asm/arch/hardware.h>
258
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530259#endif /* __CONFIG_H */