blob: 5a8a5c2422627b7f13f2fead8b283854f3dbe5ee [file] [log] [blame]
Dirk Eibachd7b26d52008-10-08 15:37:50 +02001/*
2 * (C) Copyright 2007-2008
3 * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
4 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Dirk Eibachd7b26d52008-10-08 15:37:50 +02006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
Dirk Eibachd7b26d52008-10-08 15:37:50 +020011#define CONFIG_405EP 1 /* this is a PPC405 CPU */
Dirk Eibachd7b26d52008-10-08 15:37:50 +020012#define CONFIG_NEO 1 /* on a Neo board */
13
Wolfgang Denk2ae18242010-10-06 09:05:45 +020014#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
15
Dirk Eibachd7b26d52008-10-08 15:37:50 +020016/*
17 * Include common defines/options for all AMCC eval boards
18 */
19#define CONFIG_HOSTNAME neo
20#include "amcc-common.h"
21
Dirk Eibach6e9e6c32012-04-26 03:54:22 +000022#define CONFIG_BOARD_EARLY_INIT_R
23#define CONFIG_MISC_INIT_R
24#define CONFIG_LAST_STAGE_INIT
Dirk Eibachd7b26d52008-10-08 15:37:50 +020025
26#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
27
28/*
29 * Configure PLL
30 */
31#define PLLMR0_DEFAULT PLLMR0_266_133_66_33
32#define PLLMR1_DEFAULT PLLMR1_266_133_66_33
33
Dirk Eibachd7b26d52008-10-08 15:37:50 +020034#define CONFIG_ENV_IS_IN_FLASH /* use FLASH for environment vars */
35
36/*
37 * Default environment variables
38 */
39#define CONFIG_EXTRA_ENV_SETTINGS \
40 CONFIG_AMCC_DEF_ENV \
41 CONFIG_AMCC_DEF_ENV_POWERPC \
42 CONFIG_AMCC_DEF_ENV_NOR_UPD \
43 "kernel_addr=fc000000\0" \
44 "fdt_addr=fc1e0000\0" \
45 "ramdisk_addr=fc200000\0" \
46 ""
47
48#define CONFIG_PHY_ADDR 4 /* PHY address */
49#define CONFIG_HAS_ETH0
50#define CONFIG_HAS_ETH1
51#define CONFIG_PHY1_ADDR 0xc /* EMAC1 PHY address */
52#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ
53
54/*
55 * Commands additional to the ones defined in amcc-common.h
56 */
Dirk Eibachd7b26d52008-10-08 15:37:50 +020057
58/*
59 * SDRAM configuration (please see cpu/ppc/sdram.[ch])
60 */
61#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
62
63/* SDRAM timings used in datasheet */
64#define CONFIG_SYS_SDRAM_CL 3 /* CAS latency */
65#define CONFIG_SYS_SDRAM_tRP 20 /* PRECHARGE command period */
66#define CONFIG_SYS_SDRAM_tRC 66 /* ACTIVE-to-ACTIVE command period */
67#define CONFIG_SYS_SDRAM_tRCD 20 /* ACTIVE-to-READ delay */
68#define CONFIG_SYS_SDRAM_tRFC 66 /* Auto refresh period */
69
70/*
71 * If CONFIG_SYS_EXT_SERIAL_CLOCK, then the UART divisor is 1.
72 * If CONFIG_SYS_405_UART_ERRATA_59, then UART divisor is 31.
73 * Otherwise, UART divisor is determined by CPU Clock and CONFIG_SYS_BASE_BAUD value.
74 * The Linux BASE_BAUD define should match this configuration.
75 * baseBaud = cpuClock/(uartDivisor*16)
76 * If CONFIG_SYS_405_UART_ERRATA_59 and 200MHz CPU clock,
77 * set Linux BASE_BAUD to 403200.
78 */
Stefan Roese550650d2010-09-20 16:05:31 +020079#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Stefan Roese550650d2010-09-20 16:05:31 +020080#define CONFIG_SYS_NS16550_SERIAL
81#define CONFIG_SYS_NS16550_REG_SIZE 1
82#define CONFIG_SYS_NS16550_CLK get_serial_clock()
83
Dirk Eibachd7b26d52008-10-08 15:37:50 +020084#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
85#undef CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
86#define CONFIG_SYS_BASE_BAUD 691200
87
88/*
89 * I2C stuff
90 */
Dirk Eibach880540d2013-04-25 02:40:01 +000091#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 100000
Dirk Eibachd7b26d52008-10-08 15:37:50 +020092
93/* RTC */
94#define CONFIG_RTC_DS1337
95#define CONFIG_SYS_I2C_RTC_ADDR 0x68
96
Dirk Eibachd7b26d52008-10-08 15:37:50 +020097/*
98 * FLASH organization
99 */
100#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
101#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
102
103#define CONFIG_SYS_FLASH_BASE 0xFC000000
104#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
105
106#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
107#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
108
109#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
110#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
111
112#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
Dirk Eibachd7b26d52008-10-08 15:37:50 +0200113
114#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
115#define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
116
117#ifdef CONFIG_ENV_IS_IN_FLASH
118#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
Dirk Eibach6e9e6c32012-04-26 03:54:22 +0000119#define CONFIG_ENV_ADDR 0xFFF00000
Dirk Eibach00251262012-04-26 03:54:21 +0000120#define CONFIG_ENV_SIZE 0x20000 /* Total Size of Environment Sector */
Dirk Eibachd7b26d52008-10-08 15:37:50 +0200121
122/* Address and size of Redundant Environment Sector */
Dirk Eibach6e9e6c32012-04-26 03:54:22 +0000123#define CONFIG_ENV_ADDR_REDUND 0xFFF20000
Dirk Eibachd7b26d52008-10-08 15:37:50 +0200124#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
125#endif
126
127/*
128 * PPC405 GPIO Configuration
129 */
Dirk Eibach6e9e6c32012-04-26 03:54:22 +0000130#define CONFIG_SYS_4xx_GPIO_TABLE { \
131{ \
132/* GPIO Core 0 */ \
133{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO0 PerBLast */ \
134{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO1 TS1E */ \
135{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO2 TS2E */ \
136{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO3 TS1O */ \
137{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO4 TS2O */ \
138{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO5 TS3 */ \
139{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO6 TS4 */ \
140{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO7 TS5 */ \
141{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO8 TS6 */ \
142{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO9 TrcClk */ \
143{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO10 PerCS1 */ \
144{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO11 PerCS2 */ \
145{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO12 PerCS3 */ \
146{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO13 PerCS4 */ \
147{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO14 PerAddr03 */ \
148{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO15 PerAddr04 */ \
149{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO16 PerAddr05 */ \
150{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO17 IRQ0 */ \
151{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO18 IRQ1 */ \
152{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO19 IRQ2 */ \
153{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO20 IRQ3 */ \
154{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO21 IRQ4 */ \
155{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO22 IRQ5 */ \
156{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO23 IRQ6 */ \
157{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO24 UART0_DCD */ \
158{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO25 UART0_DSR */ \
159{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO26 UART0_RI */ \
160{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO27 UART0_DTR */ \
161{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO28 UART1_Rx */ \
162{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO29 UART1_Tx */ \
163{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO30 RejectPkt0 */ \
164{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO31 RejectPkt1 */ \
165} \
Dirk Eibachd7b26d52008-10-08 15:37:50 +0200166}
167
168/*
169 * Definitions for initial stack pointer and data area (in data cache)
170 */
171/* use on chip memory (OCM) for temperary stack until sdram is tested */
172#define CONFIG_SYS_TEMP_STACK_OCM 1
173
174/* On Chip Memory location */
175#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
176#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
177#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200178#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
Dirk Eibachd7b26d52008-10-08 15:37:50 +0200179
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200180#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Dirk Eibachd7b26d52008-10-08 15:37:50 +0200181#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
182
183/*
184 * External Bus Controller (EBC) Setup
185 */
186
187/* Memory Bank 0 (NOR-FLASH) initialization */
188#define CONFIG_SYS_EBC_PB0AP 0x92015480
189#define CONFIG_SYS_EBC_PB0CR 0xFC0DA000 /* BAS=0xFC0,BS=64MB,BU=R/W,BW=16bit */
190
191/* Memory Bank 1 (NVRAM) initialization */
192#define CONFIG_SYS_EBC_PB1AP 0x92015480
193#define CONFIG_SYS_EBC_PB1CR 0xFB85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=8bit */
194
195/* Memory Bank 2 (FPGA) initialization */
Dirk Eibach6e9e6c32012-04-26 03:54:22 +0000196#define CONFIG_SYS_FPGA0_BASE 0x7f100000
Dirk Eibachd7b26d52008-10-08 15:37:50 +0200197#define CONFIG_SYS_EBC_PB2AP 0x92015480
198#define CONFIG_SYS_EBC_PB2CR 0x7f11a000 /* BAS=0x7f1,BS=1MB,BU=R/W,BW=16bit */
199
Dirk Eibach6e9e6c32012-04-26 03:54:22 +0000200#define CONFIG_SYS_FPGA_BASE(k) CONFIG_SYS_FPGA0_BASE
201
202#define CONFIG_SYS_FPGA_COUNT 1
203
Dirk Eibachaba27ac2013-06-26 16:04:26 +0200204#define CONFIG_SYS_FPGA_PTR \
205 { (struct ihs_fpga *)CONFIG_SYS_FPGA0_BASE }
206
207#define CONFIG_SYS_FPGA_COMMON
208
Dirk Eibachd7b26d52008-10-08 15:37:50 +0200209/* Memory Bank 3 (Latches) initialization */
Dirk Eibach6e9e6c32012-04-26 03:54:22 +0000210#define CONFIG_SYS_LATCH_BASE 0x7f200000
Dirk Eibachd7b26d52008-10-08 15:37:50 +0200211#define CONFIG_SYS_EBC_PB3AP 0x92015480
212#define CONFIG_SYS_EBC_PB3CR 0x7f21a000 /* BAS=0x7f2,BS=1MB,BU=R/W,BW=16bit */
213
Dirk Eibach6e9e6c32012-04-26 03:54:22 +0000214#define CONFIG_SYS_LATCH0_RESET 0xffff
215#define CONFIG_SYS_LATCH0_BOOT 0xffff
216#define CONFIG_SYS_LATCH1_RESET 0xffbf
217#define CONFIG_SYS_LATCH1_BOOT 0xffff
218
Dirk Eibachd7b26d52008-10-08 15:37:50 +0200219#endif /* __CONFIG_H */