Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
Nobuhiro Iwamatsu | 6a994e5 | 2014-11-06 15:39:28 +0900 | [diff] [blame] | 2 | /* |
| 3 | * board/renesas/gose/gose.c |
| 4 | * |
| 5 | * Copyright (C) 2014 Renesas Electronics Corporation |
Nobuhiro Iwamatsu | 6a994e5 | 2014-11-06 15:39:28 +0900 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | #include <common.h> |
Tom Rini | 2f8a6db | 2021-12-14 13:36:40 -0500 | [diff] [blame] | 9 | #include <clock_legacy.h> |
Simon Glass | 9a3b4ce | 2019-12-28 10:45:01 -0700 | [diff] [blame] | 10 | #include <cpu_func.h> |
Simon Glass | 7b51b57 | 2019-08-01 09:46:52 -0600 | [diff] [blame] | 11 | #include <env.h> |
Simon Glass | db41d65 | 2019-12-28 10:45:07 -0700 | [diff] [blame] | 12 | #include <hang.h> |
Simon Glass | 691d719 | 2020-05-10 11:40:02 -0600 | [diff] [blame] | 13 | #include <init.h> |
Nobuhiro Iwamatsu | 6a994e5 | 2014-11-06 15:39:28 +0900 | [diff] [blame] | 14 | #include <malloc.h> |
Nobuhiro Iwamatsu | 9d86e48 | 2014-12-09 11:24:01 +0900 | [diff] [blame] | 15 | #include <dm.h> |
Simon Glass | 401d1c4 | 2020-10-30 21:38:53 -0600 | [diff] [blame] | 16 | #include <asm/global_data.h> |
Nobuhiro Iwamatsu | 9d86e48 | 2014-12-09 11:24:01 +0900 | [diff] [blame] | 17 | #include <dm/platform_data/serial_sh.h> |
Simon Glass | f3998fd | 2019-08-02 09:44:25 -0600 | [diff] [blame] | 18 | #include <env_internal.h> |
Nobuhiro Iwamatsu | 6a994e5 | 2014-11-06 15:39:28 +0900 | [diff] [blame] | 19 | #include <asm/processor.h> |
| 20 | #include <asm/mach-types.h> |
| 21 | #include <asm/io.h> |
Simon Glass | cd93d62 | 2020-05-10 11:40:13 -0600 | [diff] [blame] | 22 | #include <linux/bitops.h> |
Simon Glass | c05ed00 | 2020-05-10 11:40:11 -0600 | [diff] [blame] | 23 | #include <linux/delay.h> |
Masahiro Yamada | 1221ce4 | 2016-09-21 11:28:55 +0900 | [diff] [blame] | 24 | #include <linux/errno.h> |
Nobuhiro Iwamatsu | 6a994e5 | 2014-11-06 15:39:28 +0900 | [diff] [blame] | 25 | #include <asm/arch/sys_proto.h> |
| 26 | #include <asm/gpio.h> |
| 27 | #include <asm/arch/rmobile.h> |
Nobuhiro Iwamatsu | 44e1eeb | 2014-12-02 16:52:19 +0900 | [diff] [blame] | 28 | #include <asm/arch/rcar-mstp.h> |
Nobuhiro Iwamatsu | e2abab6 | 2014-11-12 11:29:39 +0900 | [diff] [blame] | 29 | #include <asm/arch/sh_sdhi.h> |
Nobuhiro Iwamatsu | f026124 | 2014-11-06 15:42:24 +0900 | [diff] [blame] | 30 | #include <netdev.h> |
| 31 | #include <miiphy.h> |
Nobuhiro Iwamatsu | 6a994e5 | 2014-11-06 15:39:28 +0900 | [diff] [blame] | 32 | #include <i2c.h> |
| 33 | #include "qos.h" |
| 34 | |
| 35 | DECLARE_GLOBAL_DATA_PTR; |
| 36 | |
| 37 | #define CLK2MHZ(clk) (clk / 1000 / 1000) |
| 38 | void s_init(void) |
| 39 | { |
| 40 | struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE; |
| 41 | struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE; |
| 42 | u32 stc; |
| 43 | |
| 44 | /* Watchdog init */ |
| 45 | writel(0xA5A5A500, &rwdt->rwtcsra); |
| 46 | writel(0xA5A5A500, &swdt->swtcsra); |
| 47 | |
| 48 | /* CPU frequency setting. Set to 1.5GHz */ |
Tom Rini | 2f8a6db | 2021-12-14 13:36:40 -0500 | [diff] [blame] | 49 | stc = ((1500 / CLK2MHZ(get_board_sys_clk())) - 1) << PLL0_STC_BIT; |
Nobuhiro Iwamatsu | 6a994e5 | 2014-11-06 15:39:28 +0900 | [diff] [blame] | 50 | clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc); |
| 51 | |
| 52 | /* QoS */ |
| 53 | qos_init(); |
| 54 | } |
| 55 | |
Marek Vasut | 49aefe3 | 2018-04-23 20:24:10 +0200 | [diff] [blame] | 56 | #define TMU0_MSTP125 BIT(25) |
Nobuhiro Iwamatsu | e2abab6 | 2014-11-12 11:29:39 +0900 | [diff] [blame] | 57 | |
| 58 | #define SD1CKCR 0xE6150078 |
| 59 | #define SD2CKCR 0xE615026C |
| 60 | #define SD_97500KHZ 0x7 |
| 61 | |
Nobuhiro Iwamatsu | 6a994e5 | 2014-11-06 15:39:28 +0900 | [diff] [blame] | 62 | int board_early_init_f(void) |
| 63 | { |
Nobuhiro Iwamatsu | 6a994e5 | 2014-11-06 15:39:28 +0900 | [diff] [blame] | 64 | mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125); |
| 65 | |
Marek Vasut | 49aefe3 | 2018-04-23 20:24:10 +0200 | [diff] [blame] | 66 | /* |
| 67 | * SD0 clock is set to 97.5MHz by default. |
| 68 | * Set SD1 and SD2 to the 97.5MHz as well. |
| 69 | */ |
Nobuhiro Iwamatsu | e2abab6 | 2014-11-12 11:29:39 +0900 | [diff] [blame] | 70 | writel(SD_97500KHZ, SD1CKCR); |
| 71 | writel(SD_97500KHZ, SD2CKCR); |
| 72 | |
Nobuhiro Iwamatsu | 6a994e5 | 2014-11-06 15:39:28 +0900 | [diff] [blame] | 73 | return 0; |
| 74 | } |
| 75 | |
Marek Vasut | 49aefe3 | 2018-04-23 20:24:10 +0200 | [diff] [blame] | 76 | #define ETHERNET_PHY_RESET 176 /* GPIO 5 22 */ |
Nobuhiro Iwamatsu | f026124 | 2014-11-06 15:42:24 +0900 | [diff] [blame] | 77 | |
Nobuhiro Iwamatsu | 6a994e5 | 2014-11-06 15:39:28 +0900 | [diff] [blame] | 78 | int board_init(void) |
| 79 | { |
| 80 | /* adress of boot parameters */ |
Nobuhiro Iwamatsu | 5a29025 | 2014-11-10 13:58:50 +0900 | [diff] [blame] | 81 | gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100; |
Nobuhiro Iwamatsu | 6a994e5 | 2014-11-06 15:39:28 +0900 | [diff] [blame] | 82 | |
Marek Vasut | 49aefe3 | 2018-04-23 20:24:10 +0200 | [diff] [blame] | 83 | /* Force ethernet PHY out of reset */ |
| 84 | gpio_request(ETHERNET_PHY_RESET, "phy_reset"); |
| 85 | gpio_direction_output(ETHERNET_PHY_RESET, 0); |
| 86 | mdelay(10); |
| 87 | gpio_direction_output(ETHERNET_PHY_RESET, 1); |
Nobuhiro Iwamatsu | f026124 | 2014-11-06 15:42:24 +0900 | [diff] [blame] | 88 | |
Nobuhiro Iwamatsu | 6a994e5 | 2014-11-06 15:39:28 +0900 | [diff] [blame] | 89 | return 0; |
| 90 | } |
| 91 | |
Nobuhiro Iwamatsu | 6a994e5 | 2014-11-06 15:39:28 +0900 | [diff] [blame] | 92 | int dram_init(void) |
| 93 | { |
Siva Durga Prasad Paladugu | 12308b1 | 2018-07-16 15:56:11 +0530 | [diff] [blame] | 94 | if (fdtdec_setup_mem_size_base() != 0) |
Marek Vasut | 49aefe3 | 2018-04-23 20:24:10 +0200 | [diff] [blame] | 95 | return -EINVAL; |
| 96 | |
| 97 | return 0; |
| 98 | } |
| 99 | |
| 100 | int dram_init_banksize(void) |
| 101 | { |
| 102 | fdtdec_setup_memory_banksize(); |
| 103 | |
| 104 | return 0; |
| 105 | } |
| 106 | |
| 107 | /* KSZ8041RNLI */ |
| 108 | #define PHY_CONTROL1 0x1E |
Marek Vasut | 4bbd464 | 2019-03-30 07:05:09 +0100 | [diff] [blame] | 109 | #define PHY_LED_MODE 0xC000 |
Marek Vasut | 49aefe3 | 2018-04-23 20:24:10 +0200 | [diff] [blame] | 110 | #define PHY_LED_MODE_ACK 0x4000 |
| 111 | int board_phy_config(struct phy_device *phydev) |
| 112 | { |
| 113 | int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1); |
| 114 | ret &= ~PHY_LED_MODE; |
| 115 | ret |= PHY_LED_MODE_ACK; |
| 116 | ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret); |
Nobuhiro Iwamatsu | 6a994e5 | 2014-11-06 15:39:28 +0900 | [diff] [blame] | 117 | |
| 118 | return 0; |
| 119 | } |
| 120 | |
Harald Seiler | 35b65dd | 2020-12-15 16:47:52 +0100 | [diff] [blame] | 121 | void reset_cpu(void) |
Nobuhiro Iwamatsu | 6a994e5 | 2014-11-06 15:39:28 +0900 | [diff] [blame] | 122 | { |
Marek Vasut | 49aefe3 | 2018-04-23 20:24:10 +0200 | [diff] [blame] | 123 | struct udevice *dev; |
| 124 | const u8 pmic_bus = 6; |
| 125 | const u8 pmic_addr = 0x58; |
| 126 | u8 data; |
| 127 | int ret; |
Nobuhiro Iwamatsu | 6a994e5 | 2014-11-06 15:39:28 +0900 | [diff] [blame] | 128 | |
Marek Vasut | 49aefe3 | 2018-04-23 20:24:10 +0200 | [diff] [blame] | 129 | ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev); |
| 130 | if (ret) |
| 131 | hang(); |
| 132 | |
| 133 | ret = dm_i2c_read(dev, 0x13, &data, 1); |
| 134 | if (ret) |
| 135 | hang(); |
| 136 | |
| 137 | data |= BIT(1); |
| 138 | |
| 139 | ret = dm_i2c_write(dev, 0x13, &data, 1); |
| 140 | if (ret) |
| 141 | hang(); |
Nobuhiro Iwamatsu | 6a994e5 | 2014-11-06 15:39:28 +0900 | [diff] [blame] | 142 | } |
Nobuhiro Iwamatsu | 9d86e48 | 2014-12-09 11:24:01 +0900 | [diff] [blame] | 143 | |
Marek Vasut | 49aefe3 | 2018-04-23 20:24:10 +0200 | [diff] [blame] | 144 | enum env_location env_get_location(enum env_operation op, int prio) |
| 145 | { |
| 146 | const u32 load_magic = 0xb33fc0de; |
Nobuhiro Iwamatsu | 9d86e48 | 2014-12-09 11:24:01 +0900 | [diff] [blame] | 147 | |
Marek Vasut | 49aefe3 | 2018-04-23 20:24:10 +0200 | [diff] [blame] | 148 | /* Block environment access if loaded using JTAG */ |
| 149 | if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) && |
| 150 | (op != ENVOP_INIT)) |
| 151 | return ENVL_UNKNOWN; |
| 152 | |
| 153 | if (prio) |
| 154 | return ENVL_UNKNOWN; |
| 155 | |
| 156 | return ENVL_SPI_FLASH; |
| 157 | } |