blob: b656c01597f532397433f1826a2e08251df4f7e9 [file] [log] [blame]
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +02001/********************************************************************
2 *
3 * Unless otherwise specified, Copyright (C) 2004-2005 Barco Control Rooms
4 *
5 * $Source: /home/services/cvs/firmware/ppc/u-boot-1.1.2/include/configs/barco.h,v $
6 * $Revision: 1.2 $
7 * $Author: mleeman $
8 * $Date: 2005/02/21 12:48:58 $
9 *
10 * Last ChangeLog Entry
11 * $Log: barco.h,v $
12 * Revision 1.2 2005/02/21 12:48:58 mleeman
13 * update of copyright years (feedback wd)
14 *
15 * Revision 1.1 2005/02/14 09:29:25 mleeman
16 * moved barcohydra.h to barco.h
17 *
18 * Revision 1.4 2005/02/09 12:56:23 mleeman
19 * add generic header to track changes in sources
20 *
21 *
22 *******************************************************************/
23
24/*
25 * (C) Copyright 2001, 2002
26 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
27 *
28 * See file CREDITS for list of people who contributed to this
29 * project.
30 *
31 * This program is free software; you can redistribute it and/or
32 * modify it under the terms of the GNU General Public License as
33 * published by the Free Software Foundation; either version 2 of
34 * the License, or (at your option) any later version.
35 *
36 * This program is distributed in the hope that it will be useful,
37 * but WITHOUT ANY WARRANTY; without even the implied warranty of
38 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
39 * GNU General Public License for more details.
40 *
41 * You should have received a copy of the GNU General Public License
42 * along with this program; if not, write to the Free Software
43 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
44 * MA 02111-1307 USA
45 */
46
47/* ------------------------------------------------------------------------- */
48
49/*
50 * board/config.h - configuration options, board specific
51 */
52
53#ifndef __CONFIG_H
54#define __CONFIG_H
55
56/*
57 * High Level Configuration Options
58 * (easy to change)
59 */
60
61#define CONFIG_MPC824X 1
62#define CONFIG_MPC8245 1
63#define CONFIG_BARCOBCD_STREAMING 1
64
Wolfgang Denk2ae18242010-10-06 09:05:45 +020065#define CONFIG_SYS_TEXT_BASE 0xFFF00000
66
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +020067#undef USE_DINK32
68
69#define CONFIG_CONS_INDEX 3 /* set to '3' for on-chip DUART */
70#define CONFIG_BAUDRATE 9600
71#define CONFIG_DRAM_SPEED 100 /* MHz */
72
73#define CONFIG_BOOTARGS "mem=32M"
74
Jon Loeliger2fd90ce2007-07-09 21:48:26 -050075
76/*
77 * BOOTP options
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +020078 */
Jon Loeliger2fd90ce2007-07-09 21:48:26 -050079#define CONFIG_BOOTP_SUBNETMASK
80#define CONFIG_BOOTP_GATEWAY
81#define CONFIG_BOOTP_HOSTNAME
82#define CONFIG_BOOTP_BOOTPATH
83#define CONFIG_BOOTP_BOOTFILESIZE
84#define CONFIG_BOOTP_DNS
85
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +020086
Jon Loeligerba2351f2007-07-04 22:31:49 -050087/*
88 * Command line configuration.
89 */
90#include <config_cmd_default.h>
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +020091
Jon Loeligerba2351f2007-07-04 22:31:49 -050092#define CONFIG_CMD_ELF
93#define CONFIG_CMD_I2C
94#define CONFIG_CMD_EEPROM
95#define CONFIG_CMD_PCI
96
Jon Loeliger80ff4f92007-07-10 09:29:01 -050097#undef CONFIG_CMD_NET
98
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +020099
100#define CONFIG_HUSH_PARSER 1 /* use "hush" command parser */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200101#define CONFIG_BOOTDELAY 1
102#define CONFIG_BOOTCOMMAND "boot_default"
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200103
104/*
105 * Miscellaneous configurable options
106 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107#define CONFIG_SYS_LONGHELP 1 /* undef to save memory */
108#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
109#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
110#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
111#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
112#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
113#define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
114#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200115
116
117/*-----------------------------------------------------------------------
118 * PCI stuff
119 *-----------------------------------------------------------------------
120 */
121#define CONFIG_PCI /* include pci support */
122#undef CONFIG_PCI_PNP
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200123
124#define PCI_ENET0_IOADDR 0x80000000
125#define PCI_ENET0_MEMADDR 0x80000000
126#define PCI_ENET1_IOADDR 0x81000000
127#define PCI_ENET1_MEMADDR 0x81000000
128
129
130/*-----------------------------------------------------------------------
131 * Start addresses for the final memory configuration
132 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200134 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135#define CONFIG_SYS_SDRAM_BASE 0x00000000
136#define CONFIG_SYS_MAX_RAM_SIZE 0x02000000
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200137
138#define CONFIG_LOGBUFFER
139#ifdef CONFIG_LOGBUFFER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200140#define CONFIG_SYS_STDOUT_ADDR 0x1FFC000
Michael Zaidman800eb092010-09-20 08:51:53 +0200141#define CONFIG_SYS_POST_WORD_ADDR \
142 (CONFIG_SYS_SDRAM_BASE + CONFIG_SYS_MAX_RAM_SIZE - 4)
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200143#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144#define CONFIG_SYS_STDOUT_ADDR 0x2B9000
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200145#endif
146
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#define CONFIG_SYS_RESET_ADDRESS 0xFFF00100
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200148
149#if defined (USE_DINK32)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define CONFIG_SYS_MONITOR_LEN 0x00030000
151#define CONFIG_SYS_MONITOR_BASE 0x00090000
152#define CONFIG_SYS_RAMBOOT 1
153#define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
154#define CONFIG_SYS_INIT_RAM_END 0x10000
155#define CONFIG_SYS_GBL_DATA_SIZE 256 /* size in bytes reserved for initial data */
156#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
157#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200158#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#undef CONFIG_SYS_RAMBOOT
160#define CONFIG_SYS_MONITOR_LEN 0x00030000
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200161#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200162
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#define CONFIG_SYS_GBL_DATA_SIZE 128
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200164
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
166#define CONFIG_SYS_INIT_RAM_END 0x1000
167#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200168
169#endif
170
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_FLASH_BASE 0xFFF00000
172#define CONFIG_SYS_FLASH_SIZE (8 * 1024 * 1024) /* Unity has onboard 1MByte flash */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200173#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200174#define CONFIG_ENV_OFFSET 0x000047A4 /* Offset of Environment Sector */
175#define CONFIG_ENV_SIZE 0x00002000 /* Total Size of Environment Sector */
Wolfgang Denkf57f70a2005-10-13 01:45:54 +0200176/* #define ENV_CRC 0x8BF6F24B XXX - FIXME: gets defined automatically */
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200177
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178#define CONFIG_SYS_MALLOC_LEN (512 << 10) /* Reserve 512 kB for malloc() */
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200179
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
181#define CONFIG_SYS_MEMTEST_END 0x04000000 /* 0 ... 32 MB in DRAM */
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200182
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200183#define CONFIG_SYS_EUMB_ADDR 0xFDF00000
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200184
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_FLASH_RANGE_BASE 0xFFC00000 /* flash memory address range */
186#define CONFIG_SYS_FLASH_RANGE_SIZE 0x00400000
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200187#define FLASH_BASE0_PRELIM 0xFFF00000 /* sandpoint flash */
188#define FLASH_BASE1_PRELIM 0xFF000000 /* PMC onboard flash */
189
190/*
191 * select i2c support configuration
192 *
193 * Supported configurations are {none, software, hardware} drivers.
194 * If the software driver is chosen, there are some additional
195 * configuration items that the driver uses to drive the port pins.
196 */
197#define CONFIG_HARD_I2C 1 /* To enable I2C support */
198#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
200#define CONFIG_SYS_I2C_SLAVE 0x7F
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200201
202#ifdef CONFIG_SOFT_I2C
203#error "Soft I2C is not configured properly. Please review!"
204#define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
205#define I2C_ACTIVE (iop->pdir |= 0x00010000)
206#define I2C_TRISTATE (iop->pdir &= ~0x00010000)
207#define I2C_READ ((iop->pdat & 0x00010000) != 0)
208#define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
209 else iop->pdat &= ~0x00010000
210#define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
211 else iop->pdat &= ~0x00020000
212#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
213#endif /* CONFIG_SOFT_I2C */
214
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 /* EEPROM IS24C02 */
216#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
217#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
218#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200219
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200220#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
221#define CONFIG_SYS_FLASH_BANKS { FLASH_BASE0_PRELIM , FLASH_BASE1_PRELIM }
222#define CONFIG_SYS_DBUS_SIZE2 1
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200223
224/*-----------------------------------------------------------------------
225 * Definitions for initial stack pointer and data area (in DPRAM)
226 */
227
228
229 /*
230 * NS16550 Configuration (internal DUART)
231 */
232 /*
233 * Low Level Configuration Settings
234 * (address mappings, register initial values, etc.)
235 * You should know what you are doing if you make changes here.
236 */
237
238#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
239
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200240#define CONFIG_SYS_ROMNAL 0x0F /*rom/flash next access time */
241#define CONFIG_SYS_ROMFAL 0x1E /*rom/flash access time */
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200242
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200243#define CONFIG_SYS_REFINT 0x8F /* no of clock cycles between CBR refresh cycles */
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200244
245/* the following are for SDRAM only*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246#define CONFIG_SYS_BSTOPRE 0x25C /* Burst To Precharge, sets open page interval */
247#define CONFIG_SYS_REFREC 8 /* Refresh to activate interval */
248#define CONFIG_SYS_RDLAT 4 /* data latency from read command */
249#define CONFIG_SYS_PRETOACT 3 /* Precharge to activate interval */
250#define CONFIG_SYS_ACTTOPRE 5 /* Activate to Precharge interval */
251#define CONFIG_SYS_ACTORW 2 /* Activate to R/W */
252#define CONFIG_SYS_SDMODE_CAS_LAT 3 /* SDMODE CAS latency */
253#define CONFIG_SYS_SDMODE_WRAP 0 /* SDMODE wrap type */
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200254
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255#define CONFIG_SYS_REGISTERD_TYPE_BUFFER 1
256#define CONFIG_SYS_EXTROM 0
257#define CONFIG_SYS_REGDIMM 0
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200258
259
260/* memory bank settings*/
261/*
262 * only bits 20-29 are actually used from these vales to set the
263 * start/end address the upper two bits will be 0, and the lower 20
264 * bits will be set to 0x00000 for a start address, or 0xfffff for an
265 * end address
266 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200267#define CONFIG_SYS_BANK0_START 0x00000000
268#define CONFIG_SYS_BANK0_END 0x01FFFFFF
269#define CONFIG_SYS_BANK0_ENABLE 1
270#define CONFIG_SYS_BANK1_START 0x02000000
271#define CONFIG_SYS_BANK1_END 0x02ffffff
272#define CONFIG_SYS_BANK1_ENABLE 0
273#define CONFIG_SYS_BANK2_START 0x03f00000
274#define CONFIG_SYS_BANK2_END 0x03ffffff
275#define CONFIG_SYS_BANK2_ENABLE 0
276#define CONFIG_SYS_BANK3_START 0x04000000
277#define CONFIG_SYS_BANK3_END 0x04ffffff
278#define CONFIG_SYS_BANK3_ENABLE 0
279#define CONFIG_SYS_BANK4_START 0x05000000
280#define CONFIG_SYS_BANK4_END 0x05FFFFFF
281#define CONFIG_SYS_BANK4_ENABLE 0
282#define CONFIG_SYS_BANK5_START 0x06000000
283#define CONFIG_SYS_BANK5_END 0x06FFFFFF
284#define CONFIG_SYS_BANK5_ENABLE 0
285#define CONFIG_SYS_BANK6_START 0x07000000
286#define CONFIG_SYS_BANK6_END 0x07FFFFFF
287#define CONFIG_SYS_BANK6_ENABLE 0
288#define CONFIG_SYS_BANK7_START 0x08000000
289#define CONFIG_SYS_BANK7_END 0x08FFFFFF
290#define CONFIG_SYS_BANK7_ENABLE 0
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200291/*
292 * Memory bank enable bitmask, specifying which of the banks defined above
293 are actually present. MSB is for bank #7, LSB is for bank #0.
294 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200295#define CONFIG_SYS_BANK_ENABLE 0x01
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200296
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#define CONFIG_SYS_ODCR 0xff /* configures line driver impedances, */
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200298 /* see 8240 book for bit definitions */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200299#define CONFIG_SYS_PGMAX 0x32 /* how long the 8240 retains the */
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200300 /* currently accessed page in memory */
301 /* see 8240 book for details */
302
303/* SDRAM 0 - 256MB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200304#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
305#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200306
307/* stack in DCACHE @ 1GB (no backing mem) */
308#if defined(USE_DINK32)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200309#define CONFIG_SYS_IBAT1L (0x40000000 | BATL_PP_00 )
310#define CONFIG_SYS_IBAT1U (0x40000000 | BATU_BL_128K )
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200311#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200312#define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
313#define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200314#endif
315
316/* PCI memory */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200317#define CONFIG_SYS_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
318#define CONFIG_SYS_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200319
320/* Flash, config addrs, etc */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200321#define CONFIG_SYS_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
322#define CONFIG_SYS_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200323
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200324#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
325#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
326#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
327#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
328#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
329#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
330#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
331#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200332
333/*
334 * For booting Linux, the board info and command line data
335 * have to be in the first 8 MB of memory, since this is
336 * the maximum mapped by the Linux kernel during initialization.
337 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200338#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200339/*-----------------------------------------------------------------------
340 * FLASH organization
341 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200342#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
343#define CONFIG_SYS_MAX_FLASH_SECT 20 /* max number of sectors on one chip */
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200344
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200345#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
346#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200347
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200348#define CONFIG_SYS_FLASH_CHECKSUM
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200349
350/*-----------------------------------------------------------------------
351 * Cache Configuration
352 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200353#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8240 CPU */
Jon Loeligerba2351f2007-07-04 22:31:49 -0500354#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200355# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200356#endif
357
Wolfgang Denk8e6f1a82005-09-25 18:59:36 +0200358/* values according to the manual */
359
360#define CONFIG_DRAM_50MHZ 1
361#define CONFIG_SDRAM_50MHZ
362
363#define CONFIG_DISK_SPINUP_TIME 1000000
364
365
366#endif /* __CONFIG_H */