Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2011 Freescale Semiconductor, Inc. |
| 4 | * Jason Liu <r64343@freescale.com> |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #include <common.h> |
Simon Glass | 5255932 | 2019-11-14 12:57:46 -0700 | [diff] [blame] | 8 | #include <init.h> |
Simon Glass | f7ae49f | 2020-05-10 11:40:05 -0600 | [diff] [blame] | 9 | #include <log.h> |
Simon Glass | 401d1c4 | 2020-10-30 21:38:53 -0600 | [diff] [blame] | 10 | #include <asm/global_data.h> |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 11 | #include <asm/io.h> |
| 12 | #include <asm/arch/imx-regs.h> |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 13 | #include <asm/arch/sys_proto.h> |
| 14 | #include <asm/arch/crm_regs.h> |
Stefano Babic | f92e4e6 | 2012-02-22 00:24:41 +0000 | [diff] [blame] | 15 | #include <asm/arch/clock.h> |
Benoît Thébaudeau | 721d0b0 | 2013-05-03 10:32:34 +0000 | [diff] [blame] | 16 | #include <asm/arch/iomux-mx53.h> |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 17 | #include <asm/arch/clock.h> |
Simon Glass | 9fb625c | 2019-08-01 09:46:51 -0600 | [diff] [blame] | 18 | #include <env.h> |
Masahiro Yamada | 1221ce4 | 2016-09-21 11:28:55 +0900 | [diff] [blame] | 19 | #include <linux/errno.h> |
Stefano Babic | 552a848 | 2017-06-29 10:16:06 +0200 | [diff] [blame] | 20 | #include <asm/mach-imx/mx5_video.h> |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 21 | #include <netdev.h> |
| 22 | #include <i2c.h> |
Diego Dorta | 7594c51 | 2017-09-22 12:12:18 -0300 | [diff] [blame] | 23 | #include <input.h> |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 24 | #include <mmc.h> |
Yangbo Lu | e37ac71 | 2019-06-21 11:42:28 +0800 | [diff] [blame] | 25 | #include <fsl_esdhc_imx.h> |
Stefano Babic | 5041007 | 2011-08-21 10:59:33 +0200 | [diff] [blame] | 26 | #include <asm/gpio.h> |
Łukasz Majewski | c733681 | 2012-11-13 03:21:55 +0000 | [diff] [blame] | 27 | #include <power/pmic.h> |
Fabio Estevam | e7e3372 | 2012-04-30 08:12:04 +0000 | [diff] [blame] | 28 | #include <dialog_pmic.h> |
Fabio Estevam | 5b547f3 | 2012-05-07 10:25:59 +0000 | [diff] [blame] | 29 | #include <fsl_pmic.h> |
Fabio Estevam | f714b0a | 2012-05-10 15:07:35 +0000 | [diff] [blame] | 30 | #include <linux/fb.h> |
| 31 | #include <ipu_pixfmt.h> |
| 32 | |
Fabio Estevam | 3ef0a31 | 2012-08-21 10:01:56 +0000 | [diff] [blame] | 33 | #define MX53LOCO_LCD_POWER IMX_GPIO_NR(3, 24) |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 34 | |
| 35 | DECLARE_GLOBAL_DATA_PTR; |
| 36 | |
Fabio Estevam | 54cd1de | 2012-05-08 03:40:49 +0000 | [diff] [blame] | 37 | u32 get_board_rev(void) |
| 38 | { |
| 39 | struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE; |
| 40 | struct fuse_bank *bank = &iim->bank[0]; |
| 41 | struct fuse_bank0_regs *fuse = |
| 42 | (struct fuse_bank0_regs *)bank->fuse_regs; |
| 43 | |
| 44 | int rev = readl(&fuse->gp[6]); |
| 45 | |
Fabio Estevam | eae08eb | 2012-05-29 05:54:39 +0000 | [diff] [blame] | 46 | if (!i2c_probe(CONFIG_SYS_DIALOG_PMIC_I2C_ADDR)) |
| 47 | rev = 0; |
| 48 | |
Fabio Estevam | 54cd1de | 2012-05-08 03:40:49 +0000 | [diff] [blame] | 49 | return (get_cpu_rev() & ~(0xF << 8)) | (rev & 0xF) << 8; |
| 50 | } |
| 51 | |
Benoît Thébaudeau | 721d0b0 | 2013-05-03 10:32:34 +0000 | [diff] [blame] | 52 | #define UART_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \ |
| 53 | PAD_CTL_PUS_100K_UP | PAD_CTL_ODE) |
| 54 | |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 55 | static void setup_iomux_uart(void) |
| 56 | { |
Benoît Thébaudeau | 721d0b0 | 2013-05-03 10:32:34 +0000 | [diff] [blame] | 57 | static const iomux_v3_cfg_t uart_pads[] = { |
| 58 | NEW_PAD_CTRL(MX53_PAD_CSI0_DAT11__UART1_RXD_MUX, UART_PAD_CTRL), |
| 59 | NEW_PAD_CTRL(MX53_PAD_CSI0_DAT10__UART1_TXD_MUX, UART_PAD_CTRL), |
| 60 | }; |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 61 | |
Benoît Thébaudeau | 721d0b0 | 2013-05-03 10:32:34 +0000 | [diff] [blame] | 62 | imx_iomux_v3_setup_multiple_pads(uart_pads, ARRAY_SIZE(uart_pads)); |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 63 | } |
| 64 | |
Wolfgang Grandegger | 45cf6ad | 2011-11-11 14:03:37 +0100 | [diff] [blame] | 65 | #ifdef CONFIG_USB_EHCI_MX5 |
Anatolij Gustschin | 60bae5e | 2011-12-12 01:25:46 +0000 | [diff] [blame] | 66 | int board_ehci_hcd_init(int port) |
Wolfgang Grandegger | 45cf6ad | 2011-11-11 14:03:37 +0100 | [diff] [blame] | 67 | { |
Fabio Estevam | 6ecaee8 | 2012-05-07 10:42:57 +0000 | [diff] [blame] | 68 | /* request VBUS power enable pin, GPIO7_8 */ |
Benoît Thébaudeau | 721d0b0 | 2013-05-03 10:32:34 +0000 | [diff] [blame] | 69 | imx_iomux_v3_setup_pad(MX53_PAD_PATA_DA_2__GPIO7_8); |
| 70 | gpio_direction_output(IMX_GPIO_NR(7, 8), 1); |
Anatolij Gustschin | 60bae5e | 2011-12-12 01:25:46 +0000 | [diff] [blame] | 71 | return 0; |
Wolfgang Grandegger | 45cf6ad | 2011-11-11 14:03:37 +0100 | [diff] [blame] | 72 | } |
| 73 | #endif |
| 74 | |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 75 | static void setup_iomux_fec(void) |
| 76 | { |
Benoît Thébaudeau | 721d0b0 | 2013-05-03 10:32:34 +0000 | [diff] [blame] | 77 | static const iomux_v3_cfg_t fec_pads[] = { |
| 78 | NEW_PAD_CTRL(MX53_PAD_FEC_MDIO__FEC_MDIO, PAD_CTL_HYS | |
| 79 | PAD_CTL_DSE_HIGH | PAD_CTL_PUS_22K_UP | PAD_CTL_ODE), |
| 80 | NEW_PAD_CTRL(MX53_PAD_FEC_MDC__FEC_MDC, PAD_CTL_DSE_HIGH), |
| 81 | NEW_PAD_CTRL(MX53_PAD_FEC_RXD1__FEC_RDATA_1, |
| 82 | PAD_CTL_HYS | PAD_CTL_PKE), |
| 83 | NEW_PAD_CTRL(MX53_PAD_FEC_RXD0__FEC_RDATA_0, |
| 84 | PAD_CTL_HYS | PAD_CTL_PKE), |
| 85 | NEW_PAD_CTRL(MX53_PAD_FEC_TXD1__FEC_TDATA_1, PAD_CTL_DSE_HIGH), |
| 86 | NEW_PAD_CTRL(MX53_PAD_FEC_TXD0__FEC_TDATA_0, PAD_CTL_DSE_HIGH), |
| 87 | NEW_PAD_CTRL(MX53_PAD_FEC_TX_EN__FEC_TX_EN, PAD_CTL_DSE_HIGH), |
| 88 | NEW_PAD_CTRL(MX53_PAD_FEC_REF_CLK__FEC_TX_CLK, |
| 89 | PAD_CTL_HYS | PAD_CTL_PKE), |
| 90 | NEW_PAD_CTRL(MX53_PAD_FEC_RX_ER__FEC_RX_ER, |
| 91 | PAD_CTL_HYS | PAD_CTL_PKE), |
| 92 | NEW_PAD_CTRL(MX53_PAD_FEC_CRS_DV__FEC_RX_DV, |
| 93 | PAD_CTL_HYS | PAD_CTL_PKE), |
| 94 | }; |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 95 | |
Benoît Thébaudeau | 721d0b0 | 2013-05-03 10:32:34 +0000 | [diff] [blame] | 96 | imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads)); |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 97 | } |
| 98 | |
Yangbo Lu | e37ac71 | 2019-06-21 11:42:28 +0800 | [diff] [blame] | 99 | #ifdef CONFIG_FSL_ESDHC_IMX |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 100 | struct fsl_esdhc_cfg esdhc_cfg[2] = { |
Benoît Thébaudeau | 16e43f3 | 2012-08-13 07:28:16 +0000 | [diff] [blame] | 101 | {MMC_SDHC1_BASE_ADDR}, |
| 102 | {MMC_SDHC3_BASE_ADDR}, |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 103 | }; |
| 104 | |
Thierry Reding | 314284b | 2012-01-02 01:15:36 +0000 | [diff] [blame] | 105 | int board_mmc_getcd(struct mmc *mmc) |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 106 | { |
| 107 | struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv; |
Thierry Reding | 314284b | 2012-01-02 01:15:36 +0000 | [diff] [blame] | 108 | int ret; |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 109 | |
Benoît Thébaudeau | 721d0b0 | 2013-05-03 10:32:34 +0000 | [diff] [blame] | 110 | imx_iomux_v3_setup_pad(MX53_PAD_EIM_DA11__GPIO3_11); |
Ashok Kumar Reddy | 9255070 | 2012-08-28 07:39:38 +0530 | [diff] [blame] | 111 | gpio_direction_input(IMX_GPIO_NR(3, 11)); |
Benoît Thébaudeau | 721d0b0 | 2013-05-03 10:32:34 +0000 | [diff] [blame] | 112 | imx_iomux_v3_setup_pad(MX53_PAD_EIM_DA13__GPIO3_13); |
Ashok Kumar Reddy | 9255070 | 2012-08-28 07:39:38 +0530 | [diff] [blame] | 113 | gpio_direction_input(IMX_GPIO_NR(3, 13)); |
Fabio Estevam | 73128aa | 2011-11-15 05:51:29 +0000 | [diff] [blame] | 114 | |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 115 | if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR) |
Ashok Kumar Reddy | 9255070 | 2012-08-28 07:39:38 +0530 | [diff] [blame] | 116 | ret = !gpio_get_value(IMX_GPIO_NR(3, 13)); |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 117 | else |
Ashok Kumar Reddy | 9255070 | 2012-08-28 07:39:38 +0530 | [diff] [blame] | 118 | ret = !gpio_get_value(IMX_GPIO_NR(3, 11)); |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 119 | |
Thierry Reding | 314284b | 2012-01-02 01:15:36 +0000 | [diff] [blame] | 120 | return ret; |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 121 | } |
| 122 | |
Benoît Thébaudeau | 721d0b0 | 2013-05-03 10:32:34 +0000 | [diff] [blame] | 123 | #define SD_CMD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \ |
| 124 | PAD_CTL_PUS_100K_UP) |
| 125 | #define SD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | \ |
| 126 | PAD_CTL_DSE_HIGH) |
| 127 | |
Masahiro Yamada | b75d8dc | 2020-06-26 15:13:33 +0900 | [diff] [blame] | 128 | int board_mmc_init(struct bd_info *bis) |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 129 | { |
Benoît Thébaudeau | 721d0b0 | 2013-05-03 10:32:34 +0000 | [diff] [blame] | 130 | static const iomux_v3_cfg_t sd1_pads[] = { |
| 131 | NEW_PAD_CTRL(MX53_PAD_SD1_CMD__ESDHC1_CMD, SD_CMD_PAD_CTRL), |
| 132 | NEW_PAD_CTRL(MX53_PAD_SD1_CLK__ESDHC1_CLK, SD_PAD_CTRL), |
| 133 | NEW_PAD_CTRL(MX53_PAD_SD1_DATA0__ESDHC1_DAT0, SD_PAD_CTRL), |
| 134 | NEW_PAD_CTRL(MX53_PAD_SD1_DATA1__ESDHC1_DAT1, SD_PAD_CTRL), |
| 135 | NEW_PAD_CTRL(MX53_PAD_SD1_DATA2__ESDHC1_DAT2, SD_PAD_CTRL), |
| 136 | NEW_PAD_CTRL(MX53_PAD_SD1_DATA3__ESDHC1_DAT3, SD_PAD_CTRL), |
| 137 | MX53_PAD_EIM_DA13__GPIO3_13, |
| 138 | }; |
| 139 | |
| 140 | static const iomux_v3_cfg_t sd2_pads[] = { |
| 141 | NEW_PAD_CTRL(MX53_PAD_PATA_RESET_B__ESDHC3_CMD, |
| 142 | SD_CMD_PAD_CTRL), |
| 143 | NEW_PAD_CTRL(MX53_PAD_PATA_IORDY__ESDHC3_CLK, SD_PAD_CTRL), |
| 144 | NEW_PAD_CTRL(MX53_PAD_PATA_DATA8__ESDHC3_DAT0, SD_PAD_CTRL), |
| 145 | NEW_PAD_CTRL(MX53_PAD_PATA_DATA9__ESDHC3_DAT1, SD_PAD_CTRL), |
| 146 | NEW_PAD_CTRL(MX53_PAD_PATA_DATA10__ESDHC3_DAT2, SD_PAD_CTRL), |
| 147 | NEW_PAD_CTRL(MX53_PAD_PATA_DATA11__ESDHC3_DAT3, SD_PAD_CTRL), |
| 148 | NEW_PAD_CTRL(MX53_PAD_PATA_DATA0__ESDHC3_DAT4, SD_PAD_CTRL), |
| 149 | NEW_PAD_CTRL(MX53_PAD_PATA_DATA1__ESDHC3_DAT5, SD_PAD_CTRL), |
| 150 | NEW_PAD_CTRL(MX53_PAD_PATA_DATA2__ESDHC3_DAT6, SD_PAD_CTRL), |
| 151 | NEW_PAD_CTRL(MX53_PAD_PATA_DATA3__ESDHC3_DAT7, SD_PAD_CTRL), |
| 152 | MX53_PAD_EIM_DA11__GPIO3_11, |
| 153 | }; |
| 154 | |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 155 | u32 index; |
Fabio Estevam | 1769502 | 2014-11-15 14:50:27 -0200 | [diff] [blame] | 156 | int ret; |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 157 | |
Benoît Thébaudeau | a2ac1b3 | 2012-10-01 08:36:25 +0000 | [diff] [blame] | 158 | esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK); |
| 159 | esdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK); |
| 160 | |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 161 | for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM; index++) { |
| 162 | switch (index) { |
| 163 | case 0: |
Benoît Thébaudeau | 721d0b0 | 2013-05-03 10:32:34 +0000 | [diff] [blame] | 164 | imx_iomux_v3_setup_multiple_pads(sd1_pads, |
| 165 | ARRAY_SIZE(sd1_pads)); |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 166 | break; |
| 167 | case 1: |
Benoît Thébaudeau | 721d0b0 | 2013-05-03 10:32:34 +0000 | [diff] [blame] | 168 | imx_iomux_v3_setup_multiple_pads(sd2_pads, |
| 169 | ARRAY_SIZE(sd2_pads)); |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 170 | break; |
| 171 | default: |
| 172 | printf("Warning: you configured more ESDHC controller" |
| 173 | "(%d) as supported by the board(2)\n", |
| 174 | CONFIG_SYS_FSL_ESDHC_NUM); |
Fabio Estevam | 1769502 | 2014-11-15 14:50:27 -0200 | [diff] [blame] | 175 | return -EINVAL; |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 176 | } |
Fabio Estevam | 1769502 | 2014-11-15 14:50:27 -0200 | [diff] [blame] | 177 | ret = fsl_esdhc_initialize(bis, &esdhc_cfg[index]); |
| 178 | if (ret) |
| 179 | return ret; |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 180 | } |
| 181 | |
Fabio Estevam | 1769502 | 2014-11-15 14:50:27 -0200 | [diff] [blame] | 182 | return 0; |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 183 | } |
| 184 | #endif |
| 185 | |
Benoît Thébaudeau | 721d0b0 | 2013-05-03 10:32:34 +0000 | [diff] [blame] | 186 | #define I2C_PAD_CTRL (PAD_CTL_SRE_FAST | PAD_CTL_DSE_HIGH | \ |
| 187 | PAD_CTL_PUS_100K_UP | PAD_CTL_ODE) |
| 188 | |
Fabio Estevam | e7e3372 | 2012-04-30 08:12:04 +0000 | [diff] [blame] | 189 | static void setup_iomux_i2c(void) |
| 190 | { |
Benoît Thébaudeau | 721d0b0 | 2013-05-03 10:32:34 +0000 | [diff] [blame] | 191 | static const iomux_v3_cfg_t i2c1_pads[] = { |
| 192 | NEW_PAD_CTRL(MX53_PAD_CSI0_DAT8__I2C1_SDA, I2C_PAD_CTRL), |
| 193 | NEW_PAD_CTRL(MX53_PAD_CSI0_DAT9__I2C1_SCL, I2C_PAD_CTRL), |
| 194 | }; |
| 195 | |
| 196 | imx_iomux_v3_setup_multiple_pads(i2c1_pads, ARRAY_SIZE(i2c1_pads)); |
Fabio Estevam | e7e3372 | 2012-04-30 08:12:04 +0000 | [diff] [blame] | 197 | } |
| 198 | |
| 199 | static int power_init(void) |
| 200 | { |
Fabio Estevam | 5b547f3 | 2012-05-07 10:25:59 +0000 | [diff] [blame] | 201 | unsigned int val; |
Fabio Estevam | 085e728 | 2012-12-28 04:05:29 +0000 | [diff] [blame] | 202 | int ret; |
Fabio Estevam | e7e3372 | 2012-04-30 08:12:04 +0000 | [diff] [blame] | 203 | struct pmic *p; |
| 204 | |
Fabio Estevam | 5b547f3 | 2012-05-07 10:25:59 +0000 | [diff] [blame] | 205 | if (!i2c_probe(CONFIG_SYS_DIALOG_PMIC_I2C_ADDR)) { |
Fabio Estevam | d229251 | 2012-12-28 04:05:28 +0000 | [diff] [blame] | 206 | ret = pmic_dialog_init(I2C_PMIC); |
| 207 | if (ret) |
| 208 | return ret; |
Łukasz Majewski | c733681 | 2012-11-13 03:21:55 +0000 | [diff] [blame] | 209 | |
| 210 | p = pmic_get("DIALOG_PMIC"); |
| 211 | if (!p) |
| 212 | return -ENODEV; |
Fabio Estevam | e7e3372 | 2012-04-30 08:12:04 +0000 | [diff] [blame] | 213 | |
Simon Glass | 382bee5 | 2017-08-03 12:22:09 -0600 | [diff] [blame] | 214 | env_set("fdt_file", "imx53-qsb.dtb"); |
Fabio Estevam | 4ccaf5d | 2014-11-10 17:38:19 -0200 | [diff] [blame] | 215 | |
Fabio Estevam | 5b547f3 | 2012-05-07 10:25:59 +0000 | [diff] [blame] | 216 | /* Set VDDA to 1.25V */ |
| 217 | val = DA9052_BUCKCORE_BCOREEN | DA_BUCKCORE_VBCORE_1_250V; |
| 218 | ret = pmic_reg_write(p, DA9053_BUCKCORE_REG, val); |
Fabio Estevam | 085e728 | 2012-12-28 04:05:29 +0000 | [diff] [blame] | 219 | if (ret) { |
| 220 | printf("Writing to BUCKCORE_REG failed: %d\n", ret); |
| 221 | return ret; |
| 222 | } |
Fabio Estevam | e7e3372 | 2012-04-30 08:12:04 +0000 | [diff] [blame] | 223 | |
Fabio Estevam | 085e728 | 2012-12-28 04:05:29 +0000 | [diff] [blame] | 224 | pmic_reg_read(p, DA9053_SUPPLY_REG, &val); |
Fabio Estevam | 5b547f3 | 2012-05-07 10:25:59 +0000 | [diff] [blame] | 225 | val |= DA9052_SUPPLY_VBCOREGO; |
Fabio Estevam | 085e728 | 2012-12-28 04:05:29 +0000 | [diff] [blame] | 226 | ret = pmic_reg_write(p, DA9053_SUPPLY_REG, val); |
| 227 | if (ret) { |
| 228 | printf("Writing to SUPPLY_REG failed: %d\n", ret); |
| 229 | return ret; |
| 230 | } |
Fabio Estevam | e7e3372 | 2012-04-30 08:12:04 +0000 | [diff] [blame] | 231 | |
Fabio Estevam | 5b547f3 | 2012-05-07 10:25:59 +0000 | [diff] [blame] | 232 | /* Set Vcc peripheral to 1.30V */ |
Fabio Estevam | 085e728 | 2012-12-28 04:05:29 +0000 | [diff] [blame] | 233 | ret = pmic_reg_write(p, DA9053_BUCKPRO_REG, 0x62); |
| 234 | if (ret) { |
| 235 | printf("Writing to BUCKPRO_REG failed: %d\n", ret); |
| 236 | return ret; |
| 237 | } |
| 238 | |
| 239 | ret = pmic_reg_write(p, DA9053_SUPPLY_REG, 0x62); |
| 240 | if (ret) { |
| 241 | printf("Writing to SUPPLY_REG failed: %d\n", ret); |
| 242 | return ret; |
| 243 | } |
| 244 | |
| 245 | return ret; |
Fabio Estevam | 5b547f3 | 2012-05-07 10:25:59 +0000 | [diff] [blame] | 246 | } |
| 247 | |
| 248 | if (!i2c_probe(CONFIG_SYS_FSL_PMIC_I2C_ADDR)) { |
Fabio Estevam | 570aa2f | 2013-11-20 21:17:36 -0200 | [diff] [blame] | 249 | ret = pmic_init(I2C_0); |
Fabio Estevam | d229251 | 2012-12-28 04:05:28 +0000 | [diff] [blame] | 250 | if (ret) |
| 251 | return ret; |
Łukasz Majewski | c733681 | 2012-11-13 03:21:55 +0000 | [diff] [blame] | 252 | |
Fabio Estevam | 8965112 | 2012-12-11 06:36:58 +0000 | [diff] [blame] | 253 | p = pmic_get("FSL_PMIC"); |
Łukasz Majewski | c733681 | 2012-11-13 03:21:55 +0000 | [diff] [blame] | 254 | if (!p) |
| 255 | return -ENODEV; |
Fabio Estevam | 5b547f3 | 2012-05-07 10:25:59 +0000 | [diff] [blame] | 256 | |
Simon Glass | 382bee5 | 2017-08-03 12:22:09 -0600 | [diff] [blame] | 257 | env_set("fdt_file", "imx53-qsrb.dtb"); |
Fabio Estevam | 4ccaf5d | 2014-11-10 17:38:19 -0200 | [diff] [blame] | 258 | |
Fabio Estevam | 5b547f3 | 2012-05-07 10:25:59 +0000 | [diff] [blame] | 259 | /* Set VDDGP to 1.25V for 1GHz on SW1 */ |
| 260 | pmic_reg_read(p, REG_SW_0, &val); |
| 261 | val = (val & ~SWx_VOLT_MASK_MC34708) | SWx_1_250V_MC34708; |
| 262 | ret = pmic_reg_write(p, REG_SW_0, val); |
Fabio Estevam | 085e728 | 2012-12-28 04:05:29 +0000 | [diff] [blame] | 263 | if (ret) { |
| 264 | printf("Writing to REG_SW_0 failed: %d\n", ret); |
| 265 | return ret; |
| 266 | } |
Fabio Estevam | 5b547f3 | 2012-05-07 10:25:59 +0000 | [diff] [blame] | 267 | |
| 268 | /* Set VCC as 1.30V on SW2 */ |
| 269 | pmic_reg_read(p, REG_SW_1, &val); |
| 270 | val = (val & ~SWx_VOLT_MASK_MC34708) | SWx_1_300V_MC34708; |
Fabio Estevam | 085e728 | 2012-12-28 04:05:29 +0000 | [diff] [blame] | 271 | ret = pmic_reg_write(p, REG_SW_1, val); |
| 272 | if (ret) { |
| 273 | printf("Writing to REG_SW_1 failed: %d\n", ret); |
| 274 | return ret; |
| 275 | } |
Fabio Estevam | 5b547f3 | 2012-05-07 10:25:59 +0000 | [diff] [blame] | 276 | |
| 277 | /* Set global reset timer to 4s */ |
| 278 | pmic_reg_read(p, REG_POWER_CTL2, &val); |
| 279 | val = (val & ~TIMER_MASK_MC34708) | TIMER_4S_MC34708; |
Fabio Estevam | 085e728 | 2012-12-28 04:05:29 +0000 | [diff] [blame] | 280 | ret = pmic_reg_write(p, REG_POWER_CTL2, val); |
| 281 | if (ret) { |
| 282 | printf("Writing to REG_POWER_CTL2 failed: %d\n", ret); |
| 283 | return ret; |
| 284 | } |
Fabio Estevam | 768a059 | 2012-05-07 10:26:00 +0000 | [diff] [blame] | 285 | |
| 286 | /* Set VUSBSEL and VUSBEN for USB PHY supply*/ |
| 287 | pmic_reg_read(p, REG_MODE_0, &val); |
| 288 | val |= (VUSBSEL_MC34708 | VUSBEN_MC34708); |
Fabio Estevam | 085e728 | 2012-12-28 04:05:29 +0000 | [diff] [blame] | 289 | ret = pmic_reg_write(p, REG_MODE_0, val); |
| 290 | if (ret) { |
| 291 | printf("Writing to REG_MODE_0 failed: %d\n", ret); |
| 292 | return ret; |
| 293 | } |
Fabio Estevam | 768a059 | 2012-05-07 10:26:00 +0000 | [diff] [blame] | 294 | |
| 295 | /* Set SWBST to 5V in auto mode */ |
| 296 | val = SWBST_AUTO; |
Fabio Estevam | 085e728 | 2012-12-28 04:05:29 +0000 | [diff] [blame] | 297 | ret = pmic_reg_write(p, SWBST_CTRL, val); |
| 298 | if (ret) { |
| 299 | printf("Writing to SWBST_CTRL failed: %d\n", ret); |
| 300 | return ret; |
| 301 | } |
| 302 | |
| 303 | return ret; |
Fabio Estevam | 5b547f3 | 2012-05-07 10:25:59 +0000 | [diff] [blame] | 304 | } |
Fabio Estevam | e7e3372 | 2012-04-30 08:12:04 +0000 | [diff] [blame] | 305 | |
Fabio Estevam | 085e728 | 2012-12-28 04:05:29 +0000 | [diff] [blame] | 306 | return -1; |
Fabio Estevam | e7e3372 | 2012-04-30 08:12:04 +0000 | [diff] [blame] | 307 | } |
| 308 | |
| 309 | static void clock_1GHz(void) |
| 310 | { |
| 311 | int ret; |
Benoît Thébaudeau | 833b643 | 2012-09-27 10:19:58 +0000 | [diff] [blame] | 312 | u32 ref_clk = MXC_HCLK; |
Fabio Estevam | e7e3372 | 2012-04-30 08:12:04 +0000 | [diff] [blame] | 313 | /* |
| 314 | * After increasing voltage to 1.25V, we can switch |
| 315 | * CPU clock to 1GHz and DDR to 400MHz safely |
| 316 | */ |
| 317 | ret = mxc_set_clock(ref_clk, 1000, MXC_ARM_CLK); |
| 318 | if (ret) |
| 319 | printf("CPU: Switch CPU clock to 1GHZ failed\n"); |
| 320 | |
| 321 | ret = mxc_set_clock(ref_clk, 400, MXC_PERIPH_CLK); |
| 322 | ret |= mxc_set_clock(ref_clk, 400, MXC_DDR_CLK); |
| 323 | if (ret) |
| 324 | printf("CPU: Switch DDR clock to 400MHz failed\n"); |
| 325 | } |
| 326 | |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 327 | int board_early_init_f(void) |
| 328 | { |
| 329 | setup_iomux_uart(); |
| 330 | setup_iomux_fec(); |
Vikram Narayanan | 30ea4be | 2012-11-10 02:32:46 +0000 | [diff] [blame] | 331 | setup_iomux_lcd(); |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 332 | |
| 333 | return 0; |
| 334 | } |
| 335 | |
Stefano Babic | 3e07737 | 2012-08-05 00:18:53 +0000 | [diff] [blame] | 336 | /* |
| 337 | * Do not overwrite the console |
| 338 | * Use always serial for U-Boot console |
| 339 | */ |
| 340 | int overwrite_console(void) |
Fabio Estevam | 1fc56f1 | 2012-04-30 08:12:03 +0000 | [diff] [blame] | 341 | { |
Stefano Babic | 3e07737 | 2012-08-05 00:18:53 +0000 | [diff] [blame] | 342 | return 1; |
Fabio Estevam | 1fc56f1 | 2012-04-30 08:12:03 +0000 | [diff] [blame] | 343 | } |
Fabio Estevam | 1fc56f1 | 2012-04-30 08:12:03 +0000 | [diff] [blame] | 344 | |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 345 | int board_init(void) |
| 346 | { |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 347 | gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100; |
| 348 | |
Stefano Babic | f92e4e6 | 2012-02-22 00:24:41 +0000 | [diff] [blame] | 349 | mxc_set_sata_internal_clock(); |
Fabio Estevam | eae08eb | 2012-05-29 05:54:39 +0000 | [diff] [blame] | 350 | setup_iomux_i2c(); |
Fabio Estevam | 54bb841 | 2012-12-26 05:50:20 +0000 | [diff] [blame] | 351 | |
Fabio Estevam | 54bb841 | 2012-12-26 05:50:20 +0000 | [diff] [blame] | 352 | return 0; |
| 353 | } |
| 354 | |
| 355 | int board_late_init(void) |
| 356 | { |
Fabio Estevam | eae08eb | 2012-05-29 05:54:39 +0000 | [diff] [blame] | 357 | if (!power_init()) |
| 358 | clock_1GHz(); |
Stefano Babic | f92e4e6 | 2012-02-22 00:24:41 +0000 | [diff] [blame] | 359 | |
Jason Liu | 938080d | 2011-05-13 01:58:55 +0000 | [diff] [blame] | 360 | return 0; |
| 361 | } |
| 362 | |
| 363 | int checkboard(void) |
| 364 | { |
| 365 | puts("Board: MX53 LOCO\n"); |
| 366 | |
| 367 | return 0; |
| 368 | } |