blob: de94748b9074a8565032541d1dbc70436ab1855a [file] [log] [blame]
Masahiro Yamadadd840582014-07-30 14:08:14 +09001menu "ARM architecture"
2 depends on ARM
3
4config SYS_ARCH
Masahiro Yamadadd840582014-07-30 14:08:14 +09005 default "arm"
6
Masahiro Yamada016a9542014-09-14 03:01:51 +09007config ARM64
8 bool
Masahiro Yamadabb6b1422016-07-25 19:56:03 +09009 select PHYS_64BIT
Tom Rini067716b2016-08-22 08:22:17 -040010 select SYS_CACHE_SHIFT_6
Sean Anderson1dd56db2022-04-12 10:59:04 -040011 imply SPL_SEPARATE_BSS
Masahiro Yamada016a9542014-09-14 03:01:51 +090012
Marek Vasut270f8712021-08-30 15:05:23 +020013config ARM64_CRC32
14 bool "Enable support for CRC32 instruction"
Tom Rinic2e5eea2023-04-05 19:48:51 -040015 depends on ARM64 && CC_IS_GCC
Marek Vasut270f8712021-08-30 15:05:23 +020016 default y
17 help
18 ARMv8 implements dedicated crc32 instruction for crc32 calculation.
19 This is faster than software crc32 calculation. This instruction may
20 not be present on all ARMv8.0, but is always present on ARMv8.1 and
21 newer.
22
Peng Fanbf8c4ce2022-04-13 17:47:18 +080023config COUNTER_FREQUENCY
24 int "Timer clock frequency"
25 depends on ARM64 || CPU_V7A
Peng Fan4e651752022-04-13 17:47:19 +080026 default 8000000 if IMX8 || MX7 || MX6UL || MX6ULL
27 default 24000000 if ARCH_SUNXI || ARCH_EXYNOS || ROCKCHIP_RK3128 || \
28 ROCKCHIP_RK3288 || ROCKCHIP_RK322X || ROCKCHIP_RK3036
29 default 25000000 if ARCH_LX2160A || ARCH_LX2162A || ARCH_LS1088A
30 default 100000000 if ARCH_ZYNQMP
Peng Fanbf8c4ce2022-04-13 17:47:18 +080031 default 0
32 help
33 For platforms with ARMv8-A and ARMv7-A which features a system
34 counter, those platforms needs software to program the counter
35 frequency. Setup time clock frequency for certain platform.
36 0 means no need to configure the system counter frequency.
37 For platforms needs the frequency set in U-Boot with a
38 pre-defined value, should have the macro defined as a non-zero value.
39
Stephen Warren49e93872017-11-02 18:11:27 -060040config POSITION_INDEPENDENT
41 bool "Generate position-independent pre-relocation code"
Chia-Wei Wangcd82f192021-08-03 10:50:10 +080042 depends on ARM64 || CPU_V7A
Stephen Warren49e93872017-11-02 18:11:27 -060043 help
44 U-Boot expects to be linked to a specific hard-coded address, and to
45 be loaded to and run from that address. This option lifts that
Edgar E. Iglesias11f4fbf2020-09-09 19:07:24 +020046 restriction, thus allowing the code to be loaded to and executed from
47 almost any 4K aligned address. This logic relies on the relocation
Robert P. J. Daye852b302019-12-25 06:34:07 -050048 information that is embedded in the binary to support U-Boot
Stephen Warren49e93872017-11-02 18:11:27 -060049 relocating itself to the top-of-RAM later during execution.
Stephen Warrene6c90442017-12-19 18:30:36 -070050
Masahiro Yamada382de4a2019-06-26 13:51:46 +090051config INIT_SP_RELATIVE
52 bool "Specify the early stack pointer relative to the .bss section"
Chia-Wei Wangaa29b212021-08-03 10:50:09 +080053 depends on ARM64
Andre Przywaraf5cb6c32020-09-30 17:39:18 +010054 default n if ARCH_QEMU
Andre Przywara12650e42020-09-30 17:39:15 +010055 default y if POSITION_INDEPENDENT
Stephen Warrene6c90442017-12-19 18:30:36 -070056 help
57 U-Boot typically uses a hard-coded value for the stack pointer
Masahiro Yamada382de4a2019-06-26 13:51:46 +090058 before relocation. Enable this option to instead calculate the
Stephen Warrene6c90442017-12-19 18:30:36 -070059 initial SP at run-time. This is useful to avoid hard-coding addresses
Robert P. J. Daye852b302019-12-25 06:34:07 -050060 into U-Boot, so that it can be loaded and executed at arbitrary
Masahiro Yamada382de4a2019-06-26 13:51:46 +090061 addresses and thus avoid using arbitrary addresses at runtime.
62
63 If this option is enabled, the early stack pointer is set to
64 &_bss_start with a offset value added. The offset is specified by
65 SYS_INIT_SP_BSS_OFFSET.
66
67config SYS_INIT_SP_BSS_OFFSET
68 int "Early stack offset from the .bss base address"
Chia-Wei Wangaa29b212021-08-03 10:50:09 +080069 depends on ARM64
Masahiro Yamada382de4a2019-06-26 13:51:46 +090070 depends on INIT_SP_RELATIVE
71 default 524288
72 help
73 This option's value is the offset added to &_bss_start in order to
Stephen Warrene6c90442017-12-19 18:30:36 -070074 calculate the stack pointer. This offset should be large enough so
75 that the early malloc region, global data (gd), and early stack usage
76 do not overlap any appended DTB.
Stephen Warren8163faf2018-01-03 14:31:51 -070077
Pali Rohár372779a2022-04-06 16:20:18 +020078config SPL_SYS_NO_VECTOR_TABLE
79 depends on SPL
80 bool
81
Stephen Warren8163faf2018-01-03 14:31:51 -070082config LINUX_KERNEL_IMAGE_HEADER
Chia-Wei Wangaa29b212021-08-03 10:50:09 +080083 depends on ARM64
Caleb Connollya4b09a02023-11-15 03:55:00 +000084 bool "Linux kernel binary header"
Stephen Warren8163faf2018-01-03 14:31:51 -070085 help
86 Place a Linux kernel image header at the start of the U-Boot binary.
87 The format of the header is described in the Linux kernel source at
88 Documentation/arm64/booting.txt. This feature is useful since the
89 image header reports the amount of memory (BSS and similar) that
90 U-Boot needs to use, but which isn't part of the binary.
91
Stephen Warren8163faf2018-01-03 14:31:51 -070092config LNX_KRNL_IMG_TEXT_OFFSET_BASE
Chia-Wei Wangaa29b212021-08-03 10:50:09 +080093 depends on LINUX_KERNEL_IMAGE_HEADER
Stephen Warren8163faf2018-01-03 14:31:51 -070094 hex
95 help
Simon Glass98463902022-10-20 18:22:39 -060096 The value subtracted from CONFIG_TEXT_BASE to calculate the
Robert P. J. Daye852b302019-12-25 06:34:07 -050097 TEXT_OFFSET value written to the Linux kernel image header.
Stephen Warren49e93872017-11-02 18:11:27 -060098
Tom Rini5afdcca2021-08-19 14:19:39 -040099config GICV2
100 bool
101
102config GICV3
103 bool
104
Bharat Kumar Reddy Gooty0bc43562019-12-16 09:09:43 -0800105config GIC_V3_ITS
106 bool "ARM GICV3 ITS"
Wasim Khan504f8642021-03-08 16:48:14 +0100107 select IRQ
Bharat Kumar Reddy Gooty0bc43562019-12-16 09:09:43 -0800108 help
109 ARM GICV3 Interrupt translation service (ITS).
110 Basic support for programming locality specific peripheral
111 interrupts (LPI) configuration tables and enable LPI tables.
112 LPI configuration table can be used by u-boot or Linux.
113 ARM GICV3 has limitation, once the LPI table is enabled, LPI
114 configuration table can not be re-programmed, unless GICV3 reset.
115
Stephen Warren49e93872017-11-02 18:11:27 -0600116config STATIC_RELA
117 bool
Andre Przywaraeabc0902020-09-30 17:39:13 +0100118 default y if ARM64
Stephen Warren49e93872017-11-02 18:11:27 -0600119
Lokesh Vutla37217f02016-03-24 16:02:00 +0530120config DMA_ADDR_T_64BIT
121 bool
122 default y if ARM64
123
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100124config HAS_VBAR
Tom Rinie009bfa2016-08-22 08:22:18 -0400125 bool
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100126
Albert ARIBAUD62e92072015-10-23 18:06:40 +0200127config HAS_THUMB2
Tom Rinie009bfa2016-08-22 08:22:18 -0400128 bool
Albert ARIBAUD62e92072015-10-23 18:06:40 +0200129
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900130config GPIO_EXTRA_HEADER
131 bool
132
Phil Edworthy111a6af2017-06-01 07:33:28 +0100133# Used for compatibility with asm files copied from the kernel
134config ARM_ASM_UNIFIED
135 bool
136 default y
137
138# Used for compatibility with asm files copied from the kernel
139config THUMB2_KERNEL
140 bool
141
Trevor Woernera0aba8a2019-05-03 09:40:59 -0400142config SYS_ICACHE_OFF
143 bool "Do not enable icache"
Trevor Woernera0aba8a2019-05-03 09:40:59 -0400144 help
145 Do not enable instruction cache in U-Boot.
146
Trevor Woerner10015022019-05-03 09:41:00 -0400147config SPL_SYS_ICACHE_OFF
148 bool "Do not enable icache in SPL"
149 depends on SPL
150 default SYS_ICACHE_OFF
151 help
152 Do not enable instruction cache in SPL.
153
Trevor Woernera0aba8a2019-05-03 09:40:59 -0400154config SYS_DCACHE_OFF
155 bool "Do not enable dcache"
Trevor Woernera0aba8a2019-05-03 09:40:59 -0400156 help
157 Do not enable data cache in U-Boot.
158
Trevor Woerner10015022019-05-03 09:41:00 -0400159config SPL_SYS_DCACHE_OFF
160 bool "Do not enable dcache in SPL"
161 depends on SPL
162 default SYS_DCACHE_OFF
163 help
164 Do not enable data cache in SPL.
165
Lokesh Vutlaf4bcd762018-04-26 18:21:28 +0530166config SYS_ARM_CACHE_CP15
167 bool "CP15 based cache enabling support"
168 help
169 Select this if your processor suports enabling caches by using
170 CP15 registers.
171
Lokesh Vutla7240b802018-04-26 18:21:27 +0530172config SYS_ARM_MMU
173 bool "MMU-based Paged Memory Management Support"
Lokesh Vutlaf4bcd762018-04-26 18:21:28 +0530174 select SYS_ARM_CACHE_CP15
Lokesh Vutla7240b802018-04-26 18:21:27 +0530175 help
176 Select if you want MMU-based virtualised addressing space
Robert P. J. Daye852b302019-12-25 06:34:07 -0500177 support via paged memory management.
Lokesh Vutla7240b802018-04-26 18:21:27 +0530178
Lokesh Vutlaf2ef2042018-04-26 18:21:30 +0530179config SYS_ARM_MPU
180 bool 'Use the ARM v7 PMSA Compliant MPU'
181 help
182 Some ARM systems without an MMU have instead a Memory Protection
183 Unit (MPU) that defines the type and permissions for regions of
184 memory.
185 If your CPU has an MPU then you should choose 'y' here unless you
186 know that you do not want to use the MPU.
187
Tom Rini8dda2e22017-03-07 07:13:42 -0500188# If set, the workarounds for these ARM errata are applied early during U-Boot
189# startup. Note that in general these options force the workarounds to be
190# applied; no CPU-type/version detection exists, unlike the similar options in
191# the Linux kernel. Do not set these options unless they apply! Also note that
Robert P. J. Daye852b302019-12-25 06:34:07 -0500192# the following can be machine-specific errata. These do have ability to
193# provide rudimentary version and machine-specific checks, but expect no
Tom Rini8dda2e22017-03-07 07:13:42 -0500194# product checks:
195# CONFIG_ARM_ERRATA_430973
196# CONFIG_ARM_ERRATA_454179
197# CONFIG_ARM_ERRATA_621766
198# CONFIG_ARM_ERRATA_798870
199# CONFIG_ARM_ERRATA_801819
Nishanth Menon7b37a9c2018-06-12 15:24:08 -0500200# CONFIG_ARM_CORTEX_A8_CVE_2017_5715
Nishanth Menonc2ca3fd2018-06-12 15:24:09 -0500201# CONFIG_ARM_CORTEX_A15_CVE_2017_5715
Nishanth Menon7b37a9c2018-06-12 15:24:08 -0500202
Tom Rini8dda2e22017-03-07 07:13:42 -0500203config ARM_ERRATA_430973
204 bool
205
206config ARM_ERRATA_454179
207 bool
208
209config ARM_ERRATA_621766
210 bool
211
212config ARM_ERRATA_716044
213 bool
214
Siarhei Siamashka19a75b82017-03-06 03:16:53 +0200215config ARM_ERRATA_725233
216 bool
217
Tom Rini8dda2e22017-03-07 07:13:42 -0500218config ARM_ERRATA_742230
219 bool
220
221config ARM_ERRATA_743622
222 bool
223
224config ARM_ERRATA_751472
225 bool
226
227config ARM_ERRATA_761320
228 bool
229
230config ARM_ERRATA_773022
231 bool
232
233config ARM_ERRATA_774769
234 bool
235
236config ARM_ERRATA_794072
237 bool
238
239config ARM_ERRATA_798870
240 bool
241
242config ARM_ERRATA_801819
243 bool
244
245config ARM_ERRATA_826974
246 bool
247
248config ARM_ERRATA_828024
249 bool
250
251config ARM_ERRATA_829520
252 bool
253
254config ARM_ERRATA_833069
255 bool
256
257config ARM_ERRATA_833471
258 bool
259
Peng Fan11d94312017-08-08 13:34:52 +0800260config ARM_ERRATA_845369
Michal Simek6e7bdde2018-07-23 15:55:12 +0200261 bool
Peng Fan11d94312017-08-08 13:34:52 +0800262
Nisal Menuka87763502017-04-26 16:18:01 -0500263config ARM_ERRATA_852421
264 bool
265
266config ARM_ERRATA_852423
267 bool
268
Alison Wangab0ab542017-12-28 13:00:55 +0800269config ARM_ERRATA_855873
270 bool
271
Nishanth Menon7b37a9c2018-06-12 15:24:08 -0500272config ARM_CORTEX_A8_CVE_2017_5715
273 bool
274
Nishanth Menonc2ca3fd2018-06-12 15:24:09 -0500275config ARM_CORTEX_A15_CVE_2017_5715
276 bool
277
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100278config CPU_ARM720T
Tom Rinie009bfa2016-08-22 08:22:18 -0400279 bool
Tom Rini067716b2016-08-22 08:22:17 -0400280 select SYS_CACHE_SHIFT_5
Lokesh Vutla7240b802018-04-26 18:21:27 +0530281 imply SYS_ARM_MMU
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100282
283config CPU_ARM920T
Tom Rinie009bfa2016-08-22 08:22:18 -0400284 bool
Tom Rini067716b2016-08-22 08:22:17 -0400285 select SYS_CACHE_SHIFT_5
Lokesh Vutla7240b802018-04-26 18:21:27 +0530286 imply SYS_ARM_MMU
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100287
288config CPU_ARM926EJS
Tom Rinie009bfa2016-08-22 08:22:18 -0400289 bool
Tom Rini067716b2016-08-22 08:22:17 -0400290 select SYS_CACHE_SHIFT_5
Lokesh Vutla7240b802018-04-26 18:21:27 +0530291 imply SYS_ARM_MMU
Sean Anderson1dd56db2022-04-12 10:59:04 -0400292 imply SPL_SEPARATE_BSS
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100293
294config CPU_ARM946ES
Tom Rinie009bfa2016-08-22 08:22:18 -0400295 bool
Tom Rini067716b2016-08-22 08:22:17 -0400296 select SYS_CACHE_SHIFT_5
Lokesh Vutla7240b802018-04-26 18:21:27 +0530297 imply SYS_ARM_MMU
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100298
299config CPU_ARM1136
Tom Rinie009bfa2016-08-22 08:22:18 -0400300 bool
Tom Rini067716b2016-08-22 08:22:17 -0400301 select SYS_CACHE_SHIFT_5
Lokesh Vutla7240b802018-04-26 18:21:27 +0530302 imply SYS_ARM_MMU
Sean Anderson1dd56db2022-04-12 10:59:04 -0400303 imply SPL_SEPARATE_BSS
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100304
305config CPU_ARM1176
Tom Rinie009bfa2016-08-22 08:22:18 -0400306 bool
307 select HAS_VBAR
Tom Rini067716b2016-08-22 08:22:17 -0400308 select SYS_CACHE_SHIFT_5
Lokesh Vutla7240b802018-04-26 18:21:27 +0530309 imply SYS_ARM_MMU
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100310
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530311config CPU_V7A
Tom Rinie009bfa2016-08-22 08:22:18 -0400312 bool
Tom Rinie009bfa2016-08-22 08:22:18 -0400313 select HAS_THUMB2
Michal Simek5ed063d2018-07-23 15:55:13 +0200314 select HAS_VBAR
Tom Rini067716b2016-08-22 08:22:17 -0400315 select SYS_CACHE_SHIFT_6
Lokesh Vutla7240b802018-04-26 18:21:27 +0530316 imply SYS_ARM_MMU
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100317
rev13@wp.pl12d8a722015-03-01 12:44:39 +0100318config CPU_V7M
319 bool
Tom Rinie009bfa2016-08-22 08:22:18 -0400320 select HAS_THUMB2
Lokesh Vutlaf2ef2042018-04-26 18:21:30 +0530321 select SYS_ARM_MPU
Michal Simek5ed063d2018-07-23 15:55:13 +0200322 select SYS_CACHE_SHIFT_5
Tom Riniea37f0b2018-05-07 20:46:52 -0400323 select SYS_THUMB_BUILD
Michal Simek5ed063d2018-07-23 15:55:13 +0200324 select THUMB2_KERNEL
rev13@wp.pl12d8a722015-03-01 12:44:39 +0100325
Michal Simek4bbd6b12018-04-26 18:21:29 +0530326config CPU_V7R
327 bool
328 select HAS_THUMB2
Lokesh Vutlaf2ef2042018-04-26 18:21:30 +0530329 select SYS_ARM_CACHE_CP15
Michal Simek5ed063d2018-07-23 15:55:13 +0200330 select SYS_ARM_MPU
331 select SYS_CACHE_SHIFT_6
Michal Simek4bbd6b12018-04-26 18:21:29 +0530332
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100333config SYS_CPU
Tom Rinie009bfa2016-08-22 08:22:18 -0400334 default "arm720t" if CPU_ARM720T
335 default "arm920t" if CPU_ARM920T
336 default "arm926ejs" if CPU_ARM926EJS
337 default "arm946es" if CPU_ARM946ES
338 default "arm1136" if CPU_ARM1136
339 default "arm1176" if CPU_ARM1176
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530340 default "armv7" if CPU_V7A
Michal Simek4bbd6b12018-04-26 18:21:29 +0530341 default "armv7" if CPU_V7R
Tom Rinie009bfa2016-08-22 08:22:18 -0400342 default "armv7m" if CPU_V7M
Masahiro Yamada01541ee2014-11-06 11:39:27 +0900343 default "armv8" if ARM64
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100344
Marek Vasut66020a62016-05-26 18:01:36 +0200345config SYS_ARM_ARCH
346 int
347 default 4 if CPU_ARM720T
348 default 4 if CPU_ARM920T
349 default 5 if CPU_ARM926EJS
350 default 5 if CPU_ARM946ES
351 default 6 if CPU_ARM1136
352 default 6 if CPU_ARM1176
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530353 default 7 if CPU_V7A
Marek Vasut66020a62016-05-26 18:01:36 +0200354 default 7 if CPU_V7M
Michal Simek4bbd6b12018-04-26 18:21:29 +0530355 default 7 if CPU_V7R
Marek Vasut66020a62016-05-26 18:01:36 +0200356 default 8 if ARM64
357
Patrick Delaunayf8dc7f22020-04-10 16:02:02 +0200358choice
359 prompt "Select the ARM data write cache policy"
Tom Rini1f2e4022023-07-18 19:33:28 -0400360 default SYS_ARM_CACHE_WRITETHROUGH if TARGET_BCMNS || RZA1
Patrick Delaunayf8dc7f22020-04-10 16:02:02 +0200361 default SYS_ARM_CACHE_WRITEBACK
362
363config SYS_ARM_CACHE_WRITEBACK
364 bool "Write-back (WB)"
365 help
366 A write updates the cache only and marks the cache line as dirty.
367 External memory is updated only when the line is evicted or explicitly
368 cleaned.
369
370config SYS_ARM_CACHE_WRITETHROUGH
371 bool "Write-through (WT)"
372 help
373 A write updates both the cache and the external memory system.
374 This does not mark the cache line as dirty.
375
376config SYS_ARM_CACHE_WRITEALLOC
377 bool "Write allocation (WA)"
378 help
379 A cache line is allocated on a write miss. This means that executing a
380 store instruction on the processor might cause a burst read to occur.
381 There is a linefill to obtain the data for the cache line, before the
382 write is performed.
383endchoice
384
Pali Rohár948da772022-05-06 11:05:13 +0200385config ARCH_VERY_EARLY_INIT
386 bool
387
388config SPL_ARCH_VERY_EARLY_INIT
389 bool
390
Adam Ford1bf33012019-08-14 08:29:25 -0500391config ARCH_CPU_INIT
392 bool "Enable ARCH_CPU_INIT"
393 help
Robert P. J. Daye852b302019-12-25 06:34:07 -0500394 Some architectures require a call to arch_cpu_init().
Adam Ford1bf33012019-08-14 08:29:25 -0500395 Say Y here to enable it
396
Andre Przywara7842b6a2018-04-12 04:24:46 +0300397config SYS_ARCH_TIMER
398 bool "ARM Generic Timer support"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530399 depends on CPU_V7A || ARM64
Andre Przywara7842b6a2018-04-12 04:24:46 +0300400 default y if ARM64
401 help
402 The ARM Generic Timer (aka arch-timer) provides an architected
403 interface to a timer source on an SoC.
Robert P. J. Daye852b302019-12-25 06:34:07 -0500404 It is mandatory for ARMv8 implementation and widely available
Andre Przywara7842b6a2018-04-12 04:24:46 +0300405 on ARMv7 systems.
406
Masahiro Yamadac54bcf62017-04-14 11:10:23 +0900407config ARM_SMCCC
408 bool "Support for ARM SMC Calling Convention (SMCCC)"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530409 depends on CPU_V7A || ARM64
Masahiro Yamada573a3812017-04-14 11:10:24 +0900410 select ARM_PSCI_FW
Masahiro Yamadac54bcf62017-04-14 11:10:23 +0900411 help
412 Say Y here if you want to enable ARM SMC Calling Convention.
413 This should be enabled if U-Boot needs to communicate with system
414 firmware (for example, PSCI) according to SMCCC.
415
Tom Rini3a649402017-03-18 09:01:44 -0400416config SYS_THUMB_BUILD
417 bool "Build U-Boot using the Thumb instruction set"
418 depends on !ARM64
419 help
420 Use this flag to build U-Boot using the Thumb instruction set for
421 ARM architectures. Thumb instruction set provides better code
422 density. For ARM architectures that support Thumb2 this flag will
423 result in Thumb2 code generated by GCC.
424
425config SPL_SYS_THUMB_BUILD
426 bool "Build SPL using the Thumb instruction set"
427 default y if SYS_THUMB_BUILD
Adam Ford05705562019-08-13 14:32:30 -0500428 depends on !ARM64 && SPL
Tom Rini3a649402017-03-18 09:01:44 -0400429 help
430 Use this flag to build SPL using the Thumb instruction set for
431 ARM architectures. Thumb instruction set provides better code
432 density. For ARM architectures that support Thumb2 this flag will
433 result in Thumb2 code generated by GCC.
434
Kever Yang1e32c512019-04-02 20:41:20 +0800435config TPL_SYS_THUMB_BUILD
436 bool "Build TPL using the Thumb instruction set"
437 default y if SYS_THUMB_BUILD
438 depends on TPL && !ARM64
439 help
Robert P. J. Daye852b302019-12-25 06:34:07 -0500440 Use this flag to build TPL using the Thumb instruction set for
Kever Yang1e32c512019-04-02 20:41:20 +0800441 ARM architectures. Thumb instruction set provides better code
442 density. For ARM architectures that support Thumb2 this flag will
443 result in Thumb2 code generated by GCC.
444
Philip Oberfichtner11168882022-08-17 15:07:12 +0200445config SYS_L2_PL310
446 bool "ARM PL310 L2 cache controller"
447 help
448 Enable support for ARM PL310 L2 cache controller in U-Boot
Kever Yang1e32c512019-04-02 20:41:20 +0800449
Philip Oberfichtnerb6664ea2022-08-17 15:07:13 +0200450config SPL_SYS_L2_PL310
451 bool "ARM PL310 L2 cache controller in SPL"
452 help
453 Enable support for ARM PL310 L2 cache controller in SPL
454
Peng Fanf3e9bec2015-08-19 15:48:57 +0800455config SYS_L2CACHE_OFF
456 bool "L2cache off"
457 help
Robert P. J. Daye852b302019-12-25 06:34:07 -0500458 If SoC does not support L2CACHE or one does not want to enable
Peng Fanf3e9bec2015-08-19 15:48:57 +0800459 L2CACHE, choose this option.
460
Andre Przywaracdaa6332016-05-31 10:45:06 -0700461config ENABLE_ARM_SOC_BOOT0_HOOK
462 bool "prepare BOOT0 header"
463 help
464 If the SoC's BOOT0 requires a header area filled with (magic)
Simon Goldschmidt7d531e82018-02-13 13:18:00 +0100465 values, then choose this option, and create a file included as
466 <asm/arch/boot0.h> which contains the required assembler code.
Andre Przywaracdaa6332016-05-31 10:45:06 -0700467
Fabio Estevambe725912016-12-15 19:30:40 -0200468config USE_ARCH_MEMCPY
469 bool "Use an assembly optimized implementation of memcpy"
Stefan Roese4e062fc2021-09-02 17:00:19 +0200470 default y if !ARM64
471 depends on !ARM64 || (ARM64 && (GCC_VERSION >= 90400))
Tom Rini40d55342017-01-12 13:16:02 -0500472 help
473 Enable the generation of an optimized version of memcpy.
Robert P. J. Daye852b302019-12-25 06:34:07 -0500474 Such an implementation may be faster under some conditions
Tom Rini40d55342017-01-12 13:16:02 -0500475 but may increase the binary size.
476
477config SPL_USE_ARCH_MEMCPY
Andy Yanf8136e62017-06-28 16:27:37 +0800478 bool "Use an assembly optimized implementation of memcpy for SPL"
Tom Rini40d55342017-01-12 13:16:02 -0500479 default y if USE_ARCH_MEMCPY
Stefan Roese4e062fc2021-09-02 17:00:19 +0200480 depends on SPL
Fabio Estevambe725912016-12-15 19:30:40 -0200481 help
482 Enable the generation of an optimized version of memcpy.
Robert P. J. Daye852b302019-12-25 06:34:07 -0500483 Such an implementation may be faster under some conditions
Fabio Estevambe725912016-12-15 19:30:40 -0200484 but may increase the binary size.
485
Kever Yang1e32c512019-04-02 20:41:20 +0800486config TPL_USE_ARCH_MEMCPY
487 bool "Use an assembly optimized implementation of memcpy for TPL"
488 default y if USE_ARCH_MEMCPY
Stefan Roese4e062fc2021-09-02 17:00:19 +0200489 depends on TPL
Kever Yang1e32c512019-04-02 20:41:20 +0800490 help
491 Enable the generation of an optimized version of memcpy.
Robert P. J. Daye852b302019-12-25 06:34:07 -0500492 Such an implementation may be faster under some conditions
Kever Yang1e32c512019-04-02 20:41:20 +0800493 but may increase the binary size.
494
Stefan Roese4e062fc2021-09-02 17:00:19 +0200495config USE_ARCH_MEMMOVE
496 bool "Use an assembly optimized implementation of memmove" if !ARM64
497 default USE_ARCH_MEMCPY if ARM64
498 depends on ARM64
499 help
500 Enable the generation of an optimized version of memmove.
501 Such an implementation may be faster under some conditions
502 but may increase the binary size.
503
504config SPL_USE_ARCH_MEMMOVE
505 bool "Use an assembly optimized implementation of memmove for SPL" if !ARM64
506 default SPL_USE_ARCH_MEMCPY if ARM64
507 depends on SPL && ARM64
508 help
509 Enable the generation of an optimized version of memmove.
510 Such an implementation may be faster under some conditions
511 but may increase the binary size.
512
513config TPL_USE_ARCH_MEMMOVE
514 bool "Use an assembly optimized implementation of memmove for TPL" if !ARM64
515 default TPL_USE_ARCH_MEMCPY if ARM64
516 depends on TPL && ARM64
517 help
518 Enable the generation of an optimized version of memmove.
519 Such an implementation may be faster under some conditions
520 but may increase the binary size.
521
Fabio Estevambe725912016-12-15 19:30:40 -0200522config USE_ARCH_MEMSET
523 bool "Use an assembly optimized implementation of memset"
Stefan Roese4e062fc2021-09-02 17:00:19 +0200524 default y if !ARM64
525 depends on !ARM64 || (ARM64 && (GCC_VERSION >= 90400))
Tom Rini40d55342017-01-12 13:16:02 -0500526 help
527 Enable the generation of an optimized version of memset.
Robert P. J. Daye852b302019-12-25 06:34:07 -0500528 Such an implementation may be faster under some conditions
Tom Rini40d55342017-01-12 13:16:02 -0500529 but may increase the binary size.
530
531config SPL_USE_ARCH_MEMSET
Andy Yanf8136e62017-06-28 16:27:37 +0800532 bool "Use an assembly optimized implementation of memset for SPL"
Tom Rini40d55342017-01-12 13:16:02 -0500533 default y if USE_ARCH_MEMSET
Stefan Roese4e062fc2021-09-02 17:00:19 +0200534 depends on SPL
Fabio Estevambe725912016-12-15 19:30:40 -0200535 help
536 Enable the generation of an optimized version of memset.
Robert P. J. Daye852b302019-12-25 06:34:07 -0500537 Such an implementation may be faster under some conditions
Fabio Estevambe725912016-12-15 19:30:40 -0200538 but may increase the binary size.
539
Kever Yang1e32c512019-04-02 20:41:20 +0800540config TPL_USE_ARCH_MEMSET
541 bool "Use an assembly optimized implementation of memset for TPL"
542 default y if USE_ARCH_MEMSET
Stefan Roese4e062fc2021-09-02 17:00:19 +0200543 depends on TPL
Kever Yang1e32c512019-04-02 20:41:20 +0800544 help
545 Enable the generation of an optimized version of memset.
Robert P. J. Daye852b302019-12-25 06:34:07 -0500546 Such an implementation may be faster under some conditions
Kever Yang1e32c512019-04-02 20:41:20 +0800547 but may increase the binary size.
548
Alison Wangec6617c2016-11-10 10:49:03 +0800549config ARM64_SUPPORT_AARCH32
550 bool "ARM64 system support AArch32 execution state"
Adam Ford05705562019-08-13 14:32:30 -0500551 depends on ARM64
552 default y if !TARGET_THUNDERX_88XX
Alison Wangec6617c2016-11-10 10:49:03 +0800553 help
554 This ARM64 system supports AArch32 execution state.
555
Tom Rinie95bcfb2022-12-04 10:14:12 -0500556config IPROC
557 bool
558
Tom Rini24ec3de2022-06-10 22:59:33 -0400559config S5P
560 def_bool y if ARCH_EXYNOS || ARCH_S5PC1XX
561
Masahiro Yamadadd840582014-07-30 14:08:14 +0900562choice
563 prompt "Target select"
Simon Glassb928e652015-08-30 19:19:30 -0600564 default TARGET_HIKEY
Masahiro Yamadadd840582014-07-30 14:08:14 +0900565
Masahiro Yamada4614b892015-02-20 17:04:01 +0900566config ARCH_AT91
567 bool "Atmel AT91"
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900568 select GPIO_EXTRA_HEADER
Tom Rinif58e9462018-05-10 07:15:52 -0400569 select SPL_BOARD_INIT if SPL && !TARGET_SMARTWEB
Gregory CLEMENTc7c120c2020-06-05 10:43:36 +0200570 select SPL_SEPARATE_BSS if SPL
Masahiro Yamadadd840582014-07-30 14:08:14 +0900571
Masahiro Yamada3491ba62014-08-31 07:11:01 +0900572config ARCH_DAVINCI
573 bool "TI DaVinci"
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100574 select CPU_ARM926EJS
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900575 select GPIO_EXTRA_HEADER
Lukasz Majewski56c40462020-06-04 23:11:53 +0800576 select SPL_DM_SPI if SPL
Simon Glass15dc63d2017-08-04 16:34:43 -0600577 imply CMD_SAVES
Masahiro Yamada3491ba62014-08-31 07:11:01 +0900578 help
579 Support for TI's DaVinci platform.
Masahiro Yamadadd840582014-07-30 14:08:14 +0900580
Yang Xiwene90711f2023-04-01 19:17:33 +0800581config ARCH_HISTB
582 bool "Hisilicon HiSTB SoCs"
583 select DM
584 select DM_SERIAL
585 select OF_CONTROL
586 select PL01X_SERIAL
587 imply CMD_DM
588 help
589 Support for HiSTB SoCs.
590
Trevor Woernerbb0fb4c2020-05-06 08:02:40 -0400591config ARCH_KIRKWOOD
Masahiro Yamada47539e22014-08-31 07:10:59 +0900592 bool "Marvell Kirkwood"
Simon Glass45856012017-01-23 13:31:21 -0700593 select ARCH_MISC_INIT
Michal Simek5ed063d2018-07-23 15:55:13 +0200594 select BOARD_EARLY_INIT_F
595 select CPU_ARM926EJS
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900596 select GPIO_EXTRA_HEADER
Stefan Roese7b530bb2022-09-15 16:20:39 +0200597 select TIMER
Masahiro Yamadadd840582014-07-30 14:08:14 +0900598
Stefan Roesec3d89142015-08-25 13:18:38 +0200599config ARCH_MVEBU
Stefan Roese21b29fc2016-05-25 08:13:45 +0200600 bool "Marvell MVEBU family (Armada XP/375/38x/3700/7K/8K)"
Tom Riniefb0aa72023-02-15 22:36:48 -0500601 select ARCH_EARLY_INIT_R if ARM64
Stefan Roese9cffb232015-09-01 11:27:52 +0200602 select DM
Stefan Roese1d51ea12015-09-02 08:41:41 +0200603 select DM_SERIAL
Stefan Roese09a54c02015-11-20 13:51:57 +0100604 select DM_SPI
605 select DM_SPI_FLASH
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900606 select GPIO_EXTRA_HEADER
Lukasz Majewski56c40462020-06-04 23:11:53 +0800607 select SPL_DM_SPI if SPL
608 select SPL_DM_SPI_FLASH if SPL
Stefan Roese7b530bb2022-09-15 16:20:39 +0200609 select SPL_TIMER if SPL
Chris Packham3988e6d2022-11-05 17:23:55 +1300610 select TIMER if !ARM64
Michal Simek5ed063d2018-07-23 15:55:13 +0200611 select OF_CONTROL
612 select OF_SEPARATE
Adam Fordf1b1f772018-04-15 13:51:26 -0400613 select SPI
Michal Simek08a00cb2018-07-23 15:55:14 +0200614 imply CMD_DM
Stefan Roesea4884832014-10-22 12:13:19 +0200615
Trevor Woernerb16a3312020-05-06 08:02:38 -0400616config ARCH_ORION5X
Masahiro Yamada22f2be72014-08-31 07:11:06 +0900617 bool "Marvell Orion"
Georges Savoundararadj2e07c242014-10-28 23:16:09 +0100618 select CPU_ARM926EJS
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900619 select GPIO_EXTRA_HEADER
Sean Anderson1dd56db2022-04-12 10:59:04 -0400620 select SPL_SEPARATE_BSS if SPL
Stefan Roese7b530bb2022-09-15 16:20:39 +0200621 select TIMER
Masahiro Yamadadd840582014-07-30 14:08:14 +0900622
Vikas Manocha9fa32b12014-11-18 10:42:22 -0800623config TARGET_STV0991
624 bool "Support stv0991"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530625 select CPU_V7A
Masahiro Yamadacac0ca72015-03-31 12:48:01 +0900626 select DM
627 select DM_SERIAL
Vikas Manochae67abca2015-07-02 18:29:41 -0700628 select DM_SPI
629 select DM_SPI_FLASH
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900630 select GPIO_EXTRA_HEADER
Michal Simek5ed063d2018-07-23 15:55:13 +0200631 select PL01X_SERIAL
Adam Fordf1b1f772018-04-15 13:51:26 -0400632 select SPI
Vikas Manochae67abca2015-07-02 18:29:41 -0700633 select SPI_FLASH
Michal Simek08a00cb2018-07-23 15:55:14 +0200634 imply CMD_DM
Vikas Manocha9fa32b12014-11-18 10:42:22 -0800635
Masahiro Yamadaddf6bd42015-03-19 19:42:56 +0900636config ARCH_BCM283X
637 bool "Broadcom BCM283X family"
Masahiro Yamada58d423b2015-03-31 12:47:53 +0900638 select DM
Masahiro Yamada58d423b2015-03-31 12:47:53 +0900639 select DM_GPIO
Michal Simek5ed063d2018-07-23 15:55:13 +0200640 select DM_SERIAL
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900641 select GPIO_EXTRA_HEADER
Fabian Vogt76709092016-09-26 14:26:51 +0200642 select OF_CONTROL
Alexander Grafcf2c7782018-01-25 12:05:52 +0100643 select PL01X_SERIAL
Alexander Grafae5326a2018-01-29 13:57:20 +0100644 select SERIAL_SEARCH_ALL
Michal Simek08a00cb2018-07-23 15:55:14 +0200645 imply CMD_DM
Tom Rini91d27a12017-06-02 11:03:50 -0400646 imply FAT_WRITE
Stephen Warren46414292015-02-16 12:16:15 -0700647
Thomas Fitzsimmons894c3ad2018-06-08 17:59:45 -0400648config ARCH_BCMSTB
649 bool "Broadcom BCM7XXX family"
650 select CPU_V7A
651 select DM
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900652 select GPIO_EXTRA_HEADER
Thomas Fitzsimmons894c3ad2018-06-08 17:59:45 -0400653 select OF_CONTROL
Michal Simek08a00cb2018-07-23 15:55:14 +0200654 imply CMD_DM
Simon Glass239d22c2021-12-16 20:59:36 -0700655 imply OF_HAS_PRIOR_STAGE
Thomas Fitzsimmons894c3ad2018-06-08 17:59:45 -0400656 help
657 This enables support for Broadcom ARM-based set-top box
658 chipsets, including the 7445 family of chips.
659
William Zhangf8209d32022-05-09 09:28:02 -0700660config ARCH_BCMBCA
661 bool "Broadcom broadband chip family"
662 select DM
663 select OF_CONTROL
William Zhang07f97bd2022-08-22 11:19:45 -0700664 imply CMD_DM
William Zhangf8209d32022-05-09 09:28:02 -0700665
Kristian Amlie15e30102021-09-07 08:37:51 +0200666config TARGET_VEXPRESS_CA9X4
667 bool "Support vexpress_ca9x4"
668 select CPU_V7A
669 select PL011_SERIAL
670
Linus Walleijd3d9cd82023-04-24 09:38:29 +0200671config TARGET_BCMNS
672 bool "Support Broadcom Northstar"
673 select CPU_V7A
674 select DM
675 select DM_GPIO
676 select DM_SERIAL
677 select OF_CONTROL
678 select TIMER
679 select SYS_NS16550
680 select ARM_GLOBAL_TIMER
681 imply SYS_THUMB_BUILD
682 imply MTD_RAW_NAND
683 imply NAND_BRCMNAND
684 imply NAND_BRCMNAND_IPROC
685 help
686 Support for Broadcom Northstar SoCs. NS is a dual-core 32-bit
687 ARMv7 Cortex-A9 SoC family including BCM4708, BCM47094,
688 BCM5301x etc.
689
Jon Mason274bced2017-03-17 12:12:14 -0400690config TARGET_BCMNS2
691 bool "Support Broadcom Northstar2"
692 select ARM64
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900693 select GPIO_EXTRA_HEADER
Jon Mason274bced2017-03-17 12:12:14 -0400694 help
695 Support for Broadcom Northstar 2 SoCs. NS2 is a quad-core 64-bit
696 ARMv8 Cortex-A57 processors targeting a broad range of networking
Robert P. J. Daye852b302019-12-25 06:34:07 -0500697 applications.
Jon Mason274bced2017-03-17 12:12:14 -0400698
Rayagonda Kokatanur291635a2020-07-15 22:48:55 +0530699config TARGET_BCMNS3
700 bool "Support Broadcom NS3"
701 select ARM64
702 select BOARD_LATE_INIT
703 help
704 Support for Broadcom Northstar 3 SoCs. NS3 is a octo-core 64-bit
705 ARMv8 Cortex-A72 processors targeting a broad range of networking
706 applications.
707
Masahiro Yamada72df68c2014-08-31 07:11:00 +0900708config ARCH_EXYNOS
709 bool "Samsung EXYNOS"
Masahiro Yamada58d423b2015-03-31 12:47:53 +0900710 select DM
Michal Simek5ed063d2018-07-23 15:55:13 +0200711 select DM_GPIO
Simon Glassfc47cf92016-11-23 06:34:40 -0700712 select DM_I2C
Michal Simek5ed063d2018-07-23 15:55:13 +0200713 select DM_KEYBOARD
Masahiro Yamada58d423b2015-03-31 12:47:53 +0900714 select DM_SERIAL
715 select DM_SPI
Michal Simek5ed063d2018-07-23 15:55:13 +0200716 select DM_SPI_FLASH
Adam Fordf1b1f772018-04-15 13:51:26 -0400717 select SPI
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900718 select GPIO_EXTRA_HEADER
Guillaume GARDETc96d9032018-11-20 14:15:13 +0100719 imply SYS_THUMB_BUILD
Michal Simek08a00cb2018-07-23 15:55:14 +0200720 imply CMD_DM
Tom Rini91d27a12017-06-02 11:03:50 -0400721 imply FAT_WRITE
Masahiro Yamadadd840582014-07-30 14:08:14 +0900722
Simon Glass311757b2014-10-07 22:01:50 -0600723config ARCH_S5PC1XX
724 bool "Samsung S5PC1XX"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530725 select CPU_V7A
Masahiro Yamada58d423b2015-03-31 12:47:53 +0900726 select DM
Masahiro Yamada58d423b2015-03-31 12:47:53 +0900727 select DM_GPIO
Simon Glass08848e92016-11-23 06:34:41 -0700728 select DM_I2C
Michal Simek5ed063d2018-07-23 15:55:13 +0200729 select DM_SERIAL
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900730 select GPIO_EXTRA_HEADER
Michal Simek08a00cb2018-07-23 15:55:14 +0200731 imply CMD_DM
Simon Glass311757b2014-10-07 22:01:50 -0600732
Masahiro Yamadaef2b6942014-08-31 07:11:07 +0900733config ARCH_HIGHBANK
734 bool "Calxeda Highbank"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530735 select CPU_V7A
Andre Przywara109552d2021-04-12 01:04:51 +0100736 select PL01X_SERIAL
737 select DM
738 select DM_SERIAL
739 select OF_CONTROL
Andre Przywara109552d2021-04-12 01:04:51 +0100740 select CLK
741 select CLK_CCF
742 select AHCI
Andre Przywara1238d012021-04-12 01:04:54 +0100743 select PHYS_64BIT
Andre Przywara44b7abf2022-10-20 23:10:25 +0100744 select TIMER
745 select SP804_TIMER
Simon Glass239d22c2021-12-16 20:59:36 -0700746 imply OF_HAS_PRIOR_STAGE
Masahiro Yamadadd840582014-07-30 14:08:14 +0900747
Masahiro Yamada5cbbd9b2015-04-21 21:59:36 +0900748config ARCH_INTEGRATOR
749 bool "ARM Ltd. Integrator family"
Linus Walleij3f394e72015-07-27 11:22:48 +0200750 select DM
751 select DM_SERIAL
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900752 select GPIO_EXTRA_HEADER
Alexander Grafcf2c7782018-01-25 12:05:52 +0100753 select PL01X_SERIAL
Michal Simek08a00cb2018-07-23 15:55:14 +0200754 imply CMD_DM
Masahiro Yamada5cbbd9b2015-04-21 21:59:36 +0900755
Robert Markoe479a7d2020-07-06 10:37:54 +0200756config ARCH_IPQ40XX
757 bool "Qualcomm IPQ40xx SoCs"
758 select CPU_V7A
759 select DM
760 select DM_GPIO
761 select DM_SERIAL
Robert Marko496a3aa2020-09-10 16:00:03 +0200762 select DM_RESET
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900763 select GPIO_EXTRA_HEADER
Robert Marko6ef099b2020-09-10 16:00:01 +0200764 select MSM_SMEM
Robert Markoe479a7d2020-07-06 10:37:54 +0200765 select PINCTRL
766 select CLK
Robert Marko6ef099b2020-09-10 16:00:01 +0200767 select SMEM
Robert Markoe479a7d2020-07-06 10:37:54 +0200768 select OF_CONTROL
Caleb Connolly67d532d2023-11-07 12:41:00 +0000769 select CLK_QCOM_IPQ4019
Caleb Connolly75ac9c62023-11-14 12:55:41 +0000770 select PINCTRL_QCOM_IPQ4019
Robert Markoe479a7d2020-07-06 10:37:54 +0200771 imply CMD_DM
772
Masahiro Yamadac338f092014-08-31 07:11:05 +0900773config ARCH_KEYSTONE
774 bool "TI Keystone"
Michal Simek5ed063d2018-07-23 15:55:13 +0200775 select CMD_POWEROFF
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530776 select CPU_V7A
Tom Rini222d22a2021-08-21 13:50:16 -0400777 select DDR_SPD
Masahiro Yamada02627352014-10-20 17:45:56 +0900778 select SUPPORT_SPL
Andre Przywara7842b6a2018-04-12 04:24:46 +0300779 select SYS_ARCH_TIMER
Michal Simek5ed063d2018-07-23 15:55:13 +0200780 select SYS_THUMB_BUILD
Tom Rinid56b4b12017-07-22 18:36:16 -0400781 imply CMD_MTDPARTS
Simon Glass15dc63d2017-08-04 16:34:43 -0600782 imply CMD_SAVES
Michal Simek5ed063d2018-07-23 15:55:13 +0200783 imply FIT
Masahiro Yamadadd840582014-07-30 14:08:14 +0900784
Lokesh Vutla586bde92018-08-27 15:57:08 +0530785config ARCH_K3
786 bool "Texas Instruments' K3 Architecture"
787 select SPL
788 select SUPPORT_SPL
789 select FIT
Andrew Davis913cea32023-07-14 11:22:33 +0530790 select REGEX
Manorit Chawdhry86fab112023-07-14 11:22:40 +0530791 select FIT_SIGNATURE if ARM64
Andrew Davis1a1d48e2023-08-03 09:54:41 -0500792 imply TI_SECURE_DEVICE
Lokesh Vutla586bde92018-08-27 15:57:08 +0530793
Masahiro Yamadaa93fbf4a2017-04-25 13:10:11 +0900794config ARCH_OMAP2PLUS
795 bool "TI OMAP2+"
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530796 select CPU_V7A
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900797 select GPIO_EXTRA_HEADER
Ley Foon Tan0680f1b2017-05-03 17:13:32 +0800798 select SPL_BOARD_INIT if SPL
Tom Riniff6c3122017-09-17 11:44:49 -0400799 select SPL_STACK_R if SPL
Masahiro Yamadaa93fbf4a2017-04-25 13:10:11 +0900800 select SUPPORT_SPL
Dario Binacchi92cc4e12020-12-30 00:06:29 +0100801 imply TI_SYSC if DM && OF_CONTROL
Masahiro Yamadaa93fbf4a2017-04-25 13:10:11 +0900802 imply FIT
Sean Anderson1dd56db2022-04-12 10:59:04 -0400803 imply SPL_SEPARATE_BSS
Masahiro Yamadaa93fbf4a2017-04-25 13:10:11 +0900804
Beniamino Galvanibfcef282016-05-08 08:30:16 +0200805config ARCH_MESON
806 bool "Amlogic Meson"
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900807 select GPIO_EXTRA_HEADER
Masahiro Yamada7325f6c2018-04-25 18:47:52 +0900808 imply DISTRO_DEFAULTS
Heinrich Schuchardt6da749d2020-04-05 12:20:23 +0200809 imply DM_RNG
Beniamino Galvanibfcef282016-05-08 08:30:16 +0200810 help
811 Support for the Meson SoC family developed by Amlogic Inc.,
812 targeted at media players and tablet computers. We currently
813 support the S905 (GXBaby) 64-bit SoC.
814
Ryder Leecbd2fba2018-11-15 10:07:52 +0800815config ARCH_MEDIATEK
816 bool "MediaTek SoCs"
Ryder Leecbd2fba2018-11-15 10:07:52 +0800817 select DM
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900818 select GPIO_EXTRA_HEADER
Ryder Leecbd2fba2018-11-15 10:07:52 +0800819 select OF_CONTROL
820 select SPL_DM if SPL
821 select SPL_LIBCOMMON_SUPPORT if SPL
822 select SPL_LIBGENERIC_SUPPORT if SPL
823 select SPL_OF_CONTROL if SPL
824 select SUPPORT_SPL
825 help
826 Support for the MediaTek SoCs family developed by MediaTek Inc.
827 Please refer to doc/README.mediatek for more information.
828
Vladimir Zapolskiyee54dfe2018-09-17 21:43:03 +0300829config ARCH_LPC32XX
830 bool "NXP LPC32xx platform"
831 select CPU_ARM926EJS
832 select DM
833 select DM_GPIO
834 select DM_SERIAL
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900835 select GPIO_EXTRA_HEADER
Vladimir Zapolskiyee54dfe2018-09-17 21:43:03 +0300836 select SPL_DM if SPL
837 select SUPPORT_SPL
838 imply CMD_DM
839
Peng Fanb2b8b9b2018-10-18 14:28:08 +0200840config ARCH_IMX8
841 bool "NXP i.MX8 platform"
842 select ARM64
Gaurav Jaincb5d0412022-03-24 11:50:33 +0530843 select SYS_FSL_HAS_SEC
844 select SYS_FSL_SEC_COMPAT_4
845 select SYS_FSL_SEC_LE
Peng Fanb2b8b9b2018-10-18 14:28:08 +0200846 select DM
Tom Rini448e2b62023-01-16 15:46:49 -0500847 select DM_EVENT
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900848 select GPIO_EXTRA_HEADER
Tom Rini0c2729e2021-08-24 20:40:59 -0400849 select MACH_IMX
Peng Fanb2b8b9b2018-10-18 14:28:08 +0200850 select OF_CONTROL
Ye Li9a273852019-07-12 09:33:52 +0000851 select ENABLE_ARM_SOC_BOOT0_HOOK
Peng Fanb2b8b9b2018-10-18 14:28:08 +0200852
Peng Fancd357ad2018-11-20 10:19:25 +0000853config ARCH_IMX8M
Peng Fan7a7391f2018-01-10 13:20:19 +0800854 bool "NXP i.MX8M platform"
855 select ARM64
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900856 select GPIO_EXTRA_HEADER
Tom Rini0c2729e2021-08-24 20:40:59 -0400857 select MACH_IMX
Gaurav Jain2cddfcb2022-03-24 11:50:27 +0530858 select SYS_FSL_HAS_SEC
Aymen Sghaier940d36d2021-03-25 17:30:25 +0800859 select SYS_FSL_SEC_COMPAT_4
860 select SYS_FSL_SEC_LE
Tom Rini15e7b762021-08-18 23:12:33 -0400861 select SYS_I2C_MXC
Peng Fan7a7391f2018-01-10 13:20:19 +0800862 select DM
Tom Rini448e2b62023-01-16 15:46:49 -0500863 select DM_EVENT if CLK
Peng Fan7a7391f2018-01-10 13:20:19 +0800864 select SUPPORT_SPL
Michal Simek08a00cb2018-07-23 15:55:14 +0200865 imply CMD_DM
Peng Fan7a7391f2018-01-10 13:20:19 +0800866
Peng Fan19b990b2021-08-07 16:00:30 +0800867config ARCH_IMX8ULP
868 bool "NXP i.MX8ULP platform"
869 select ARM64
870 select DM
Tom Rini448e2b62023-01-16 15:46:49 -0500871 select DM_EVENT
Tom Rini0c2729e2021-08-24 20:40:59 -0400872 select MACH_IMX
Peng Fan19b990b2021-08-07 16:00:30 +0800873 select OF_CONTROL
874 select SUPPORT_SPL
875 select GPIO_EXTRA_HEADER
Ye Li03fcf962022-07-26 16:40:49 +0800876 select MISC
Peng Fand3ee9db2023-06-15 18:09:05 +0800877 select IMX_ELE
Peng Fan19b990b2021-08-07 16:00:30 +0800878 imply CMD_DM
879
Peng Fan881df6e2022-07-26 16:40:39 +0800880config ARCH_IMX9
881 bool "NXP i.MX9 platform"
882 select ARM64
883 select DM
Tom Rini448e2b62023-01-16 15:46:49 -0500884 select DM_EVENT
Peng Fan881df6e2022-07-26 16:40:39 +0800885 select MACH_IMX
886 select SUPPORT_SPL
Ye Li12f23222022-07-26 16:41:01 +0800887 select GPIO_EXTRA_HEADER
Ye Li03fcf962022-07-26 16:40:49 +0800888 select MISC
Peng Fand3ee9db2023-06-15 18:09:05 +0800889 select IMX_ELE
Giulio Benetti77eb9a92020-01-10 15:51:47 +0100890 imply CMD_DM
Masahiro Yamadadd840582014-07-30 14:08:14 +0900891
Giulio Benetti77eb9a92020-01-10 15:51:47 +0100892config ARCH_IMXRT
893 bool "NXP i.MXRT platform"
894 select CPU_V7M
895 select DM
896 select DM_SERIAL
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900897 select GPIO_EXTRA_HEADER
Tom Rini0c2729e2021-08-24 20:40:59 -0400898 select MACH_IMX
Giulio Benetti77eb9a92020-01-10 15:51:47 +0100899 select SUPPORT_SPL
900 imply CMD_DM
901
Stefan Agnerc5343d42018-02-06 09:44:34 +0100902config ARCH_MX23
903 bool "NXP i.MX23 family"
904 select CPU_ARM926EJS
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900905 select GPIO_EXTRA_HEADER
Tom Rini0c2729e2021-08-24 20:40:59 -0400906 select MACH_IMX
Stefan Agnerc5343d42018-02-06 09:44:34 +0100907 select SUPPORT_SPL
908
Stefan Agner25c5b4e2018-02-06 09:44:35 +0100909config ARCH_MX28
910 bool "NXP i.MX28 family"
911 select CPU_ARM926EJS
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900912 select GPIO_EXTRA_HEADER
Tom Rini0c2729e2021-08-24 20:40:59 -0400913 select MACH_IMX
Stefan Agner25c5b4e2018-02-06 09:44:35 +0100914 select SUPPORT_SPL
915
Magnus Lilja3159ec62018-05-11 14:06:54 +0200916config ARCH_MX31
917 bool "NXP i.MX31 family"
918 select CPU_ARM1136
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900919 select GPIO_EXTRA_HEADER
Tom Rini0c2729e2021-08-24 20:40:59 -0400920 select MACH_IMX
Magnus Lilja3159ec62018-05-11 14:06:54 +0200921
Peng Fane90a08d2017-02-22 16:21:39 +0800922config ARCH_MX7ULP
Michal Simek6e7bdde2018-07-23 15:55:12 +0200923 bool "NXP MX7ULP"
Tom Rini6d21dd32022-02-25 11:19:47 -0500924 select BOARD_POSTCLK_INIT
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530925 select CPU_V7A
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900926 select GPIO_EXTRA_HEADER
Tom Rini0c2729e2021-08-24 20:40:59 -0400927 select MACH_IMX
Gaurav Jain75d3a9f2022-03-24 11:50:31 +0530928 select SYS_FSL_HAS_SEC
Franck LENORMANDb5438002021-03-25 17:30:23 +0800929 select SYS_FSL_SEC_COMPAT_4
930 select SYS_FSL_SEC_LE
Peng Fane90a08d2017-02-22 16:21:39 +0800931 select ROM_UNIFIED_SECTIONS
Adam Ford8bbff6a2018-02-04 09:32:43 -0600932 imply MXC_GPIO
Tom Rini44ad4962019-12-03 09:28:03 -0500933 imply SYS_THUMB_BUILD
Peng Fane90a08d2017-02-22 16:21:39 +0800934
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500935config ARCH_MX7
936 bool "Freescale MX7"
Michal Simek5ed063d2018-07-23 15:55:13 +0200937 select ARCH_MISC_INIT
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530938 select CPU_V7A
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900939 select GPIO_EXTRA_HEADER
Tom Rini0c2729e2021-08-24 20:40:59 -0400940 select MACH_IMX
Tom Rini9b0240f2022-12-02 16:42:18 -0500941 select MXC_GPT_HCLK
Gaurav Jain4f1375d2022-03-24 11:50:30 +0530942 select SYS_FSL_HAS_SEC
York Sun2c2e2c92016-12-28 08:43:30 -0800943 select SYS_FSL_SEC_COMPAT_4
York Sun90b80382016-12-28 08:43:31 -0800944 select SYS_FSL_SEC_LE
Marek Vasut72041602020-05-22 01:13:00 +0200945 imply BOARD_EARLY_INIT_F
Adam Ford8bbff6a2018-02-04 09:32:43 -0600946 imply MXC_GPIO
Tom Rini44ad4962019-12-03 09:28:03 -0500947 imply SYS_THUMB_BUILD
Adrian Alonso1a8150d2015-09-03 11:49:28 -0500948
Boris BREZILLON89ebc822015-03-04 13:13:03 +0100949config ARCH_MX6
950 bool "Freescale MX6"
Tom Rini6d21dd32022-02-25 11:19:47 -0500951 select BOARD_POSTCLK_INIT
Lokesh Vutlaacf15002018-04-26 18:21:26 +0530952 select CPU_V7A
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900953 select GPIO_EXTRA_HEADER
Tom Rini0c2729e2021-08-24 20:40:59 -0400954 select MACH_IMX
Tom Rini9b0240f2022-12-02 16:42:18 -0500955 select MXC_GPT_HCLK
Heinrich Schuchardt90865612020-06-26 19:57:55 +0200956 select SYS_FSL_HAS_SEC
York Sun2c2e2c92016-12-28 08:43:30 -0800957 select SYS_FSL_SEC_COMPAT_4
York Sun90b80382016-12-28 08:43:31 -0800958 select SYS_FSL_SEC_LE
Philip Oberfichtner11168882022-08-17 15:07:12 +0200959 select SYS_L2_PL310 if !SYS_L2CACHE_OFF
Adam Ford8bbff6a2018-02-04 09:32:43 -0600960 imply MXC_GPIO
Tom Rini44ad4962019-12-03 09:28:03 -0500961 imply SYS_THUMB_BUILD
Sean Anderson1dd56db2022-04-12 10:59:04 -0400962 imply SPL_SEPARATE_BSS
Boris BREZILLON89ebc822015-03-04 13:13:03 +0100963
Andrej Rosano424ee3d2015-04-08 18:56:29 +0200964config ARCH_MX5
965 bool "Freescale MX5"
Simon Glassa5d67542017-01-23 13:31:20 -0700966 select BOARD_EARLY_INIT_F
Michal Simek5ed063d2018-07-23 15:55:13 +0200967 select CPU_V7A
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900968 select GPIO_EXTRA_HEADER
Tom Rini0c2729e2021-08-24 20:40:59 -0400969 select MACH_IMX
Adam Ford8bbff6a2018-02-04 09:32:43 -0600970 imply MXC_GPIO
Andrej Rosano424ee3d2015-04-08 18:56:29 +0200971
Stefan Bosch95e9a8e2020-07-10 19:07:26 +0200972config ARCH_NEXELL
973 bool "Nexell S5P4418/S5P6818 SoC"
974 select ENABLE_ARM_SOC_BOOT0_HOOK
975 select DM
Masami Hiramatsu7a672052021-06-04 18:43:55 +0900976 select GPIO_EXTRA_HEADER
Stefan Bosch95e9a8e2020-07-10 19:07:26 +0200977
Jim Liu84335542022-04-19 13:32:19 +0800978config ARCH_NPCM
979 bool "Support Nuvoton SoCs"
980 select DM
981 select OF_CONTROL
982 imply CMD_DM
983
Mark Kettenis003b6572021-10-23 16:58:03 +0200984config ARCH_APPLE
985 bool "Apple SoCs"
986 select ARM64
Mark Kettenisd520e1f2021-10-23 16:58:04 +0200987 select CLK
Mark Kettenisbdebb002023-01-21 20:27:58 +0100988 select CMD_PCI
Mark Kettenis003b6572021-10-23 16:58:03 +0200989 select CMD_USB
990 select DM
Mark Kettenisb814e002021-11-02 18:21:57 +0100991 select DM_GPIO
Mark Kettenis003b6572021-10-23 16:58:03 +0200992 select DM_KEYBOARD
Mark Kettenis456305e2022-01-22 20:38:12 +0100993 select DM_MAILBOX
Mark Kettenis81fafbb2022-01-22 20:38:17 +0100994 select DM_RESET
Mark Kettenis003b6572021-10-23 16:58:03 +0200995 select DM_SERIAL
Mark Kettenis7184e292022-01-23 16:48:12 +0100996 select DM_SPI
Mark Kettenis003b6572021-10-23 16:58:03 +0200997 select DM_USB
Simon Glassb86986c2022-10-18 07:46:31 -0600998 select VIDEO
Mark Kettenis785cfde2021-10-23 16:58:05 +0200999 select IOMMU
Mark Kettenis003b6572021-10-23 16:58:03 +02001000 select LINUX_KERNEL_IMAGE_HEADER
Mark Kettenisa6093532022-04-19 21:20:31 +02001001 select OF_BOARD_SETUP
Mark Kettenis003b6572021-10-23 16:58:03 +02001002 select OF_CONTROL
Mark Kettenisbdebb002023-01-21 20:27:58 +01001003 select PCI
Mark Kettenisb99c6352023-07-14 22:21:42 +02001004 select PHY
Mark Kettenisb814e002021-11-02 18:21:57 +01001005 select PINCTRL
Mark Kettenis003b6572021-10-23 16:58:03 +02001006 select POSITION_INDEPENDENT
Mark Kettenis97187d52022-01-10 20:58:44 +01001007 select POWER_DOMAIN
1008 select REGMAP
Mark Kettenis7184e292022-01-23 16:48:12 +01001009 select SPI
Mark Kettenis97187d52022-01-10 20:58:44 +01001010 select SYSCON
Mark Kettenis9a8e3732022-01-12 19:55:17 +01001011 select SYSRESET
1012 select SYSRESET_WATCHDOG
1013 select SYSRESET_WATCHDOG_AUTO
Mark Kettenis003b6572021-10-23 16:58:03 +02001014 select USB
1015 imply CMD_DM
1016 imply CMD_GPT
1017 imply DISTRO_DEFAULTS
Simon Glass239d22c2021-12-16 20:59:36 -07001018 imply OF_HAS_PRIOR_STAGE
Mark Kettenis003b6572021-10-23 16:58:03 +02001019
Manivannan Sadhasivam97775d22018-06-14 23:38:31 +05301020config ARCH_OWL
1021 bool "Actions Semi OWL SoCs"
Manivannan Sadhasivam97775d22018-06-14 23:38:31 +05301022 select DM
1023 select DM_SERIAL
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001024 select GPIO_EXTRA_HEADER
Amit Singh Tomarb1a6bb32020-04-19 19:28:25 +05301025 select OWL_SERIAL
Amit Singh Tomar8b520ac2020-04-19 19:28:30 +05301026 select CLK
1027 select CLK_OWL
Manivannan Sadhasivam97775d22018-06-14 23:38:31 +05301028 select OF_CONTROL
Tom Rini36c2f022020-05-01 10:52:11 -04001029 select SYS_RELOC_GD_ENV_ADDR
Michal Simek08a00cb2018-07-23 15:55:14 +02001030 imply CMD_DM
Manivannan Sadhasivam97775d22018-06-14 23:38:31 +05301031
Tuomas Tynkkynen32f11822017-09-19 23:18:07 +03001032config ARCH_QEMU
1033 bool "QEMU Virtual Platform"
Tuomas Tynkkynen32f11822017-09-19 23:18:07 +03001034 select DM
1035 select DM_SERIAL
1036 select OF_CONTROL
Alexander Grafcf2c7782018-01-25 12:05:52 +01001037 select PL01X_SERIAL
Michal Simek08a00cb2018-07-23 15:55:14 +02001038 imply CMD_DM
Heinrich Schuchardt684710d2020-09-19 07:55:35 +02001039 imply DM_RNG
AKASHI Takahiroa47c1b52018-09-14 17:06:54 +09001040 imply DM_RTC
1041 imply RTC_PL031
Simon Glass239d22c2021-12-16 20:59:36 -07001042 imply OF_HAS_PRIOR_STAGE
Alper Nebi Yasak4d6641d2023-08-14 20:39:41 +03001043 imply VIDEO
1044 imply VIDEO_BOCHS
1045 imply SYS_WHITE_ON_BLACK
1046 imply SYS_CONSOLE_IS_IN_ENV
Alper Nebi Yasak120f5402023-08-14 20:39:42 +03001047 imply PRE_CONSOLE_BUFFER
Alper Nebi Yasak05e2fa72023-08-14 20:39:43 +03001048 imply USB
1049 imply USB_XHCI_HCD
1050 imply USB_XHCI_PCI
1051 imply USB_KEYBOARD
1052 imply CMD_USB
Tuomas Tynkkynen32f11822017-09-19 23:18:07 +03001053
Nobuhiro Iwamatsu1cc95f62015-10-10 05:58:28 +09001054config ARCH_RMOBILE
Masahiro Yamadaf40b9892014-08-31 07:10:57 +09001055 bool "Renesas ARM SoCs"
Nobuhiro Iwamatsu1cc95f62015-10-10 05:58:28 +09001056 select DM
1057 select DM_SERIAL
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001058 select GPIO_EXTRA_HEADER
Biju Das5157b012020-09-22 13:06:49 +01001059 imply BOARD_EARLY_INIT_F
Michal Simek08a00cb2018-07-23 15:55:14 +02001060 imply CMD_DM
Tom Rini91d27a12017-06-02 11:03:50 -04001061 imply FAT_WRITE
Tom Rini3a649402017-03-18 09:01:44 -04001062 imply SYS_THUMB_BUILD
Marek Vasut00e4b572018-12-03 13:28:25 +01001063 imply ARCH_MISC_INIT if DISPLAY_CPUINFO
Masahiro Yamadadd840582014-07-30 14:08:14 +09001064
Mateusz Kulikowski08592132016-03-31 23:12:32 +02001065config ARCH_SNAPDRAGON
1066 bool "Qualcomm Snapdragon SoCs"
1067 select ARM64
1068 select DM
1069 select DM_GPIO
1070 select DM_SERIAL
Konrad Dybciod9935732023-11-07 12:41:01 +00001071 select DM_RESET
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001072 select GPIO_EXTRA_HEADER
Michal Simek5ed063d2018-07-23 15:55:13 +02001073 select MSM_SMEM
Mateusz Kulikowski08592132016-03-31 23:12:32 +02001074 select OF_CONTROL
1075 select OF_SEPARATE
Ramon Fried654dd4a2018-07-02 02:57:56 +03001076 select SMEM
Michal Simek5ed063d2018-07-23 15:55:13 +02001077 select SPMI
Caleb Connolly16da8c72023-10-03 11:35:40 +01001078 select BOARD_LATE_INIT
Caleb Connollye6c284b2023-11-20 20:48:00 +00001079 select OF_BOARD
1080 select SAVE_PREV_BL_FDT_ADDR
Caleb Connollyd9f85002023-12-06 22:50:18 +00001081 select SYSRESET
1082 select SYSRESET_PSCI
Michal Simek08a00cb2018-07-23 15:55:14 +02001083 imply CMD_DM
Caleb Connollye6c284b2023-11-20 20:48:00 +00001084 imply LINUX_KERNEL_IMAGE_HEADER
Mateusz Kulikowski08592132016-03-31 23:12:32 +02001085
Masahiro Yamada7865f4b2015-04-21 20:38:20 +09001086config ARCH_SOCFPGA
1087 bool "Altera SOCFPGA family"
Simon Glassa4211922017-01-23 13:31:19 -07001088 select ARCH_EARLY_INIT_R
Marek Vasutd6a61da2018-08-13 20:06:46 +02001089 select ARCH_MISC_INIT if !TARGET_SOCFPGA_ARRIA10
Siew Chin Lim9a5bbdf2021-03-01 20:04:10 +08001090 select ARM64 if TARGET_SOCFPGA_SOC64
Ley Foon Tana6847292018-05-24 00:17:32 +08001091 select CPU_V7A if TARGET_SOCFPGA_GEN5 || TARGET_SOCFPGA_ARRIA10
Marek Vasut48befc02018-05-11 22:25:59 +02001092 select DM
Marek Vasut73172752018-05-11 22:26:35 +02001093 select DM_SERIAL
Tom Rini5afdcca2021-08-19 14:19:39 -04001094 select GICV2
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001095 select GPIO_EXTRA_HEADER
Ley Foon Tana6847292018-05-24 00:17:32 +08001096 select ENABLE_ARM_SOC_BOOT0_HOOK if TARGET_SOCFPGA_GEN5 || TARGET_SOCFPGA_ARRIA10
Marek Vasut48befc02018-05-11 22:25:59 +02001097 select OF_CONTROL
Ley Foon Tan00057ee2018-07-13 13:40:23 +08001098 select SPL_DM_RESET if DM_RESET
Michal Simek5ed063d2018-07-23 15:55:13 +02001099 select SPL_DM_SERIAL
Marek Vasut48befc02018-05-11 22:25:59 +02001100 select SPL_LIBCOMMON_SUPPORT
Marek Vasut48befc02018-05-11 22:25:59 +02001101 select SPL_LIBGENERIC_SUPPORT
Marek Vasut48befc02018-05-11 22:25:59 +02001102 select SPL_OF_CONTROL
Siew Chin Lim9a5bbdf2021-03-01 20:04:10 +08001103 select SPL_SEPARATE_BSS if TARGET_SOCFPGA_SOC64
Simon Glass2a736062021-08-08 12:20:12 -06001104 select SPL_SERIAL
Simon Goldschmidtef72ba02019-07-15 21:47:55 +02001105 select SPL_SYSRESET
Simon Glass078111b2021-07-10 21:14:28 -06001106 select SPL_WATCHDOG
Marek Vasut48befc02018-05-11 22:25:59 +02001107 select SUPPORT_SPL
Marek Vasut73172752018-05-11 22:26:35 +02001108 select SYS_NS16550
Ley Foon Tana6847292018-05-24 00:17:32 +08001109 select SYS_THUMB_BUILD if TARGET_SOCFPGA_GEN5 || TARGET_SOCFPGA_ARRIA10
Simon Goldschmidtef72ba02019-07-15 21:47:55 +02001110 select SYSRESET
1111 select SYSRESET_SOCFPGA if TARGET_SOCFPGA_GEN5 || TARGET_SOCFPGA_ARRIA10
Siew Chin Lim9a5bbdf2021-03-01 20:04:10 +08001112 select SYSRESET_SOCFPGA_SOC64 if TARGET_SOCFPGA_SOC64
Michal Simek08a00cb2018-07-23 15:55:14 +02001113 imply CMD_DM
Tom Rinid56b4b12017-07-22 18:36:16 -04001114 imply CMD_MTDPARTS
Daniel Thompson221a9492017-05-19 17:26:58 +01001115 imply CRC32_VERIFY
Simon Goldschmidtfef4a542018-02-13 06:34:14 +01001116 imply DM_SPI
1117 imply DM_SPI_FLASH
Tom Rini91d27a12017-06-02 11:03:50 -04001118 imply FAT_WRITE
Simon Goldschmidtaef44282019-04-09 21:02:05 +02001119 imply SPL
1120 imply SPL_DM
Lukasz Majewski56c40462020-06-04 23:11:53 +08001121 imply SPL_DM_SPI
1122 imply SPL_DM_SPI_FLASH
Simon Goldschmidta9024dc2018-11-29 21:17:08 +01001123 imply SPL_LIBDISK_SUPPORT
Simon Glass103c5f12021-08-08 12:20:09 -06001124 imply SPL_MMC
Simon Goldschmidtfef4a542018-02-13 06:34:14 +01001125 imply SYS_MMCSD_RAW_MODE_U_BOOT_USE_PARTITION
Simon Goldschmidtf48db4e2018-10-30 20:21:49 +01001126 imply SYS_MMCSD_RAW_MODE_U_BOOT_USE_PARTITION_TYPE
Simon Goldschmidta9024dc2018-11-29 21:17:08 +01001127 imply SPL_SPI_FLASH_SUPPORT
Simon Glassea2ca7e2021-08-08 12:20:14 -06001128 imply SPL_SPI
Dinh Nguyenaaa64802019-04-23 16:55:06 -05001129 imply L2X0_CACHE
Masahiro Yamadadd840582014-07-30 14:08:14 +09001130
Ian Campbell2c7e3b92014-10-24 21:20:44 +01001131config ARCH_SUNXI
1132 bool "Support sunxi (Allwinner) SoCs"
Masahiro Yamadad6a0c782017-10-17 13:42:44 +09001133 select BINMAN
Hans de Goede88bb8002016-04-03 09:41:44 +02001134 select CMD_GPIO
Hans de Goede0878a8a2016-05-15 13:51:58 +02001135 select CMD_MMC if MMC
Tom Rinibe5c0602021-07-09 10:11:56 -04001136 select CMD_USB if DISTRO_DEFAULTS && USB_HOST
Jagan Tekie236ff02019-01-11 16:40:20 +05301137 select CLK
Hans de Goedeb6006ba2015-04-15 20:46:48 +02001138 select DM
Hans de Goede211d57a2015-12-21 20:22:00 +01001139 select DM_GPIO
Samuel Hollandf9437b02021-10-08 00:17:25 -05001140 select DM_I2C if I2C
Andre Przywara81a46c12022-01-11 12:46:02 +00001141 select DM_SPI if SPI
1142 select DM_SPI_FLASH if SPI
Hans de Goede211d57a2015-12-21 20:22:00 +01001143 select DM_KEYBOARD
Jagan Tekibb3362b2019-04-12 16:48:25 +05301144 select DM_MMC if MMC
1145 select DM_SCSI if SCSI
Tom Rini45368822015-06-30 16:51:15 -04001146 select DM_SERIAL
Hans de Goeded75111a2016-03-22 22:51:52 +01001147 select OF_BOARD_SETUP
Hans de Goedeb6006ba2015-04-15 20:46:48 +02001148 select OF_CONTROL
1149 select OF_SEPARATE
Samuel Hollandb799eab2021-08-12 20:09:43 -05001150 select PINCTRL
Tom Rini6f6b7cf2018-03-06 19:02:27 -05001151 select SPECIFY_CONSOLE_INDEX
Samuel Hollanda3010bc2021-08-22 13:23:53 -05001152 select SPL_SEPARATE_BSS if SPL
Tom Riniab43de82017-06-21 07:54:46 -04001153 select SPL_STACK_R if SPL
1154 select SPL_SYS_MALLOC_SIMPLE if SPL
Tom Rini3a649402017-03-18 09:01:44 -04001155 select SPL_SYS_THUMB_BUILD if !ARM64
Andre Przywara10cfbaa2019-06-23 15:09:46 +01001156 select SUNXI_GPIO
Michal Simek5ed063d2018-07-23 15:55:13 +02001157 select SYS_NS16550
Maxime Ripardce2e44d2017-10-19 11:49:29 +02001158 select SYS_THUMB_BUILD if !ARM64
Yann E. MORIN2997ee52016-10-31 22:33:40 +01001159 select USB if DISTRO_DEFAULTS
Tom Rinibe5c0602021-07-09 10:11:56 -04001160 select USB_KEYBOARD if DISTRO_DEFAULTS && USB_HOST
1161 select USB_STORAGE if DISTRO_DEFAULTS && USB_HOST
Simon Glass27084c02019-09-25 08:56:27 -06001162 select SPL_USE_TINY_PRINTF
Andre Przywara48313fe2020-02-20 17:51:14 +00001163 select USE_PREBOOT
1164 select SYS_RELOC_GD_ENV_ADDR
Andy Shevchenko92600ed2020-12-08 17:45:31 +02001165 imply BOARD_LATE_INIT
Michal Simek08a00cb2018-07-23 15:55:14 +02001166 imply CMD_DM
Maxime Riparda12fb0e2017-08-24 11:54:03 +02001167 imply CMD_GPT
Miquel Raynal88718be2019-10-03 19:50:03 +02001168 imply CMD_UBI if MTD_RAW_NAND
Masahiro Yamada7325f6c2018-04-25 18:47:52 +09001169 imply DISTRO_DEFAULTS
Andre Przywaraae79c1d2022-07-15 16:52:14 +01001170 imply DM_REGULATOR
1171 imply DM_REGULATOR_FIXED
Tom Rini91d27a12017-06-02 11:03:50 -04001172 imply FAT_WRITE
Marek Vasut2f13cf32018-10-10 18:27:35 +02001173 imply FIT
Andre Heidereff264d2018-01-16 09:44:22 +01001174 imply OF_LIBFDT_OVERLAY
Masahiro Yamadaaf83a602017-04-28 19:42:19 +09001175 imply PRE_CONSOLE_BUFFER
Simon Glass83061db2021-07-10 21:14:30 -06001176 imply SPL_GPIO
Masahiro Yamadaaf83a602017-04-28 19:42:19 +09001177 imply SPL_LIBCOMMON_SUPPORT
Masahiro Yamadaaf83a602017-04-28 19:42:19 +09001178 imply SPL_LIBGENERIC_SUPPORT
Simon Glass103c5f12021-08-08 12:20:09 -06001179 imply SPL_MMC if MMC
Simon Glass933b2f02021-07-10 21:14:24 -06001180 imply SPL_POWER
Simon Glass2a736062021-08-08 12:20:12 -06001181 imply SPL_SERIAL
Samuel Holland40edc322021-11-03 22:55:16 -05001182 imply SYSRESET
1183 imply SYSRESET_WATCHDOG
1184 imply SYSRESET_WATCHDOG_AUTO
Maxime Ripard654b02b2017-09-07 10:46:24 +02001185 imply USB_GADGET
Samuel Hollandb147bd32021-08-22 13:53:28 -05001186 imply WDT
Chen-Yu Tsai8ebe4f42014-10-22 16:47:44 +08001187
Stephan Gerhold689088f2020-01-04 18:45:17 +01001188config ARCH_U8500
1189 bool "ST-Ericsson U8500 Series"
1190 select CPU_V7A
1191 select DM
1192 select DM_GPIO
1193 select DM_MMC if MMC
1194 select DM_SERIAL
Stephan Gerhold9f78ccf2021-08-07 15:07:19 +02001195 select DM_USB_GADGET if DM_USB
Stephan Gerhold689088f2020-01-04 18:45:17 +01001196 select OF_CONTROL
1197 select SYSRESET
1198 select TIMER
Stephan Gerhold9f78ccf2021-08-07 15:07:19 +02001199 imply AB8500_USB_PHY
Stephan Gerhold689088f2020-01-04 18:45:17 +01001200 imply ARM_PL180_MMCI
Stephan Gerhold9f78ccf2021-08-07 15:07:19 +02001201 imply CLK
1202 imply DM_PMIC
Stephan Gerhold689088f2020-01-04 18:45:17 +01001203 imply DM_RTC
Stephan Gerhold9f78ccf2021-08-07 15:07:19 +02001204 imply NOMADIK_GPIO
Stephan Gerhold689088f2020-01-04 18:45:17 +01001205 imply NOMADIK_MTU_TIMER
Stephan Gerhold9f78ccf2021-08-07 15:07:19 +02001206 imply PHY
Stephan Gerhold689088f2020-01-04 18:45:17 +01001207 imply PL01X_SERIAL
Stephan Gerhold9f78ccf2021-08-07 15:07:19 +02001208 imply PMIC_AB8500
Stephan Gerhold689088f2020-01-04 18:45:17 +01001209 imply RTC_PL031
Stephan Gerhold89568542021-08-07 15:07:24 +02001210 imply SYS_THUMB_BUILD
Stephan Gerhold689088f2020-01-04 18:45:17 +01001211 imply SYSRESET_SYSCON
1212
Michal Simekec48b6c2018-08-22 14:55:27 +02001213config ARCH_VERSAL
1214 bool "Support Xilinx Versal Platform"
1215 select ARM64
1216 select CLK
1217 select DM
Michal Simekfa797152019-01-15 08:52:46 +01001218 select DM_MMC if MMC
Michal Simekec48b6c2018-08-22 14:55:27 +02001219 select DM_SERIAL
Tom Rini5afdcca2021-08-19 14:19:39 -04001220 select GICV3
Michal Simekec48b6c2018-08-22 14:55:27 +02001221 select OF_CONTROL
T Karthik Reddy42e20f52021-08-10 06:50:19 -06001222 select SOC_DEVICE
Siva Durga Prasad Paladugubfd092f2019-01-31 17:28:14 +05301223 imply BOARD_LATE_INIT
Michal Simek62b96262020-07-28 12:45:47 +02001224 imply ENV_VARS_UBOOT_RUNTIME_CONFIG
Michal Simekec48b6c2018-08-22 14:55:27 +02001225
Michal Simekf6aebdf2022-09-19 14:21:02 +02001226config ARCH_VERSAL_NET
Michal Simek6b067f42022-11-05 18:21:27 -07001227 bool "Support Xilinx Versal NET Platform"
Michal Simekf6aebdf2022-09-19 14:21:02 +02001228 select ARM64
1229 select CLK
1230 select DM
Michal Simekf6aebdf2022-09-19 14:21:02 +02001231 select DM_MMC if MMC
1232 select DM_SERIAL
1233 select OF_CONTROL
1234 imply BOARD_LATE_INIT
1235 imply ENV_VARS_UBOOT_RUNTIME_CONFIG
1236
Stefan Agner7966b432017-03-13 18:41:36 -07001237config ARCH_VF610
1238 bool "Freescale Vybrid"
Lokesh Vutlaacf15002018-04-26 18:21:26 +05301239 select CPU_V7A
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001240 select GPIO_EXTRA_HEADER
Tom Rinic136a862022-11-19 18:45:22 -05001241 select IOMUX_SHARE_CONF_REG
Tom Rini0c2729e2021-08-24 20:40:59 -04001242 select MACH_IMX
York Sunc01e4a12016-12-28 08:43:42 -08001243 select SYS_FSL_ERRATUM_ESDHC111
Tom Rinid56b4b12017-07-22 18:36:16 -04001244 imply CMD_MTDPARTS
Miquel Raynal88718be2019-10-03 19:50:03 +02001245 imply MTD_RAW_NAND
Masahiro Yamadadd840582014-07-30 14:08:14 +09001246
Masahiro Yamada5ca269a2015-03-16 16:43:24 +09001247config ARCH_ZYNQ
Michal Simekb8d44972017-11-23 08:25:41 +01001248 bool "Xilinx Zynq based platform"
Stefan Herbrechtsmeierb7e07502022-08-05 08:16:28 +02001249 select ARM_TWD_TIMER
Tom Rinid0bfa292023-02-15 22:36:49 -05001250 select ARCH_EARLY_INIT_R if FPGA || (SPL && SPL_FPGA)
Michal Simek5ed063d2018-07-23 15:55:13 +02001251 select CLK
1252 select CLK_ZYNQ
1253 select CPU_V7A
Michal Simek05f0f262022-02-17 14:28:41 +01001254 select DEBUG_UART_BOARD_INIT if SPL && DEBUG_UART
Masahiro Yamada8981f052015-03-31 12:47:55 +09001255 select DM
Michal Simekc4a142f2018-01-09 14:49:28 +01001256 select DM_MMC if MMC
Simon Glass42800ff2015-10-17 19:41:27 -06001257 select DM_SERIAL
Michal Simek5ed063d2018-07-23 15:55:13 +02001258 select DM_SPI
Jagan Teki9f7a4502015-06-27 00:51:32 +05301259 select DM_SPI_FLASH
Michal Simek5ed063d2018-07-23 15:55:13 +02001260 select OF_CONTROL
Adam Fordf1b1f772018-04-15 13:51:26 -04001261 select SPI
Michal Simek5ed063d2018-07-23 15:55:13 +02001262 select SPL_BOARD_INIT if SPL
1263 select SPL_CLK if SPL
1264 select SPL_DM if SPL
Lukasz Majewski56c40462020-06-04 23:11:53 +08001265 select SPL_DM_SPI if SPL
1266 select SPL_DM_SPI_FLASH if SPL
Michal Simek5ed063d2018-07-23 15:55:13 +02001267 select SPL_OF_CONTROL if SPL
1268 select SPL_SEPARATE_BSS if SPL
Stefan Herbrechtsmeierb7e07502022-08-05 08:16:28 +02001269 select SPL_TIMER if SPL
Michal Simek5ed063d2018-07-23 15:55:13 +02001270 select SUPPORT_SPL
Stefan Herbrechtsmeierb7e07502022-08-05 08:16:28 +02001271 select TIMER
Michal Simek8eb55e12018-08-20 08:24:14 +02001272 imply BOARD_LATE_INIT
Michal Simek5ed063d2018-07-23 15:55:13 +02001273 imply CMD_CLK
Michal Simek08a00cb2018-07-23 15:55:14 +02001274 imply CMD_DM
Michal Simek5ed063d2018-07-23 15:55:13 +02001275 imply CMD_SPL
Michal Simek62b96262020-07-28 12:45:47 +02001276 imply ENV_VARS_UBOOT_RUNTIME_CONFIG
Michal Simek5ed063d2018-07-23 15:55:13 +02001277 imply FAT_WRITE
Masahiro Yamadadd840582014-07-30 14:08:14 +09001278
Michal Simek1d6c54e2018-04-12 17:39:46 +02001279config ARCH_ZYNQMP_R5
1280 bool "Xilinx ZynqMP R5 based platform"
Michal Simek5ed063d2018-07-23 15:55:13 +02001281 select CLK
Michal Simek1d6c54e2018-04-12 17:39:46 +02001282 select CPU_V7R
Michal Simek1d6c54e2018-04-12 17:39:46 +02001283 select DM
Michal Simek6f96fb52019-01-15 09:06:46 +01001284 select DM_MMC if MMC
Michal Simek1d6c54e2018-04-12 17:39:46 +02001285 select DM_SERIAL
Michal Simek5ed063d2018-07-23 15:55:13 +02001286 select OF_CONTROL
Michal Simek08a00cb2018-07-23 15:55:14 +02001287 imply CMD_DM
Jean-Jacques Hiblot687ab542018-11-29 10:52:42 +01001288 imply DM_USB_GADGET
Michal Simek1d6c54e2018-04-12 17:39:46 +02001289
Siva Durga Prasad Paladugu0b54a9d2015-06-10 15:50:57 +05301290config ARCH_ZYNQMP
Michal Simekb8d44972017-11-23 08:25:41 +01001291 bool "Xilinx ZynqMP based platform"
Michal Simek84c72042015-01-15 10:01:51 +01001292 select ARM64
Michal Simek1f297382016-07-14 15:07:54 +02001293 select CLK
Michal Simek5ed063d2018-07-23 15:55:13 +02001294 select DM
Michal Simek11381fb2022-02-17 14:28:42 +01001295 select DEBUG_UART_BOARD_INIT if SPL && DEBUG_UART
Michal Simek92e69002022-11-29 16:09:42 +01001296 imply DM_MAILBOX
Michal Simekfb693102019-01-15 08:52:51 +01001297 select DM_MMC if MMC
Michal Simek5ed063d2018-07-23 15:55:13 +02001298 select DM_SERIAL
Michal Simek088f83e2019-01-15 10:50:39 +01001299 select DM_SPI if SPI
1300 select DM_SPI_FLASH if DM_SPI
Michal Simek71efd452022-01-14 13:08:42 +01001301 imply FIRMWARE
Tom Rini5afdcca2021-08-19 14:19:39 -04001302 select GICV2
Michal Simek5ed063d2018-07-23 15:55:13 +02001303 select OF_CONTROL
Ley Foon Tan0680f1b2017-05-03 17:13:32 +08001304 select SPL_BOARD_INIT if SPL
Michal Simek2f039682017-12-01 15:13:36 +01001305 select SPL_CLK if SPL
Michal Simek6cb402f2020-08-19 10:30:39 +02001306 select SPL_DM if SPL
1307 select SPL_DM_SPI if SPI && SPL_DM
Lukasz Majewski56c40462020-06-04 23:11:53 +08001308 select SPL_DM_SPI_FLASH if SPL_DM_SPI
Ibai Erkiaga325a22d2019-09-27 11:37:04 +01001309 select SPL_DM_MAILBOX if SPL
Michal Simek71efd452022-01-14 13:08:42 +01001310 imply SPL_FIRMWARE if SPL
Michal Simek850e7792018-11-23 09:01:44 +01001311 select SPL_SEPARATE_BSS if SPL
Michal Simek5ed063d2018-07-23 15:55:13 +02001312 select SUPPORT_SPL
Michal Simek92e69002022-11-29 16:09:42 +01001313 imply ZYNQMP_IPI if DM_MAILBOX
T Karthik Reddya890a532021-08-10 06:50:18 -06001314 select SOC_DEVICE
Michal Simek8eb55e12018-08-20 08:24:14 +02001315 imply BOARD_LATE_INIT
Michal Simek08a00cb2018-07-23 15:55:14 +02001316 imply CMD_DM
Michal Simek62b96262020-07-28 12:45:47 +02001317 imply ENV_VARS_UBOOT_RUNTIME_CONFIG
Tom Rini91d27a12017-06-02 11:03:50 -04001318 imply FAT_WRITE
Michal Simek22270ca032018-10-04 14:26:13 +02001319 imply MP
Jean-Jacques Hiblot687ab542018-11-29 10:52:42 +01001320 imply DM_USB_GADGET
T Karthik Reddy3b441cf2021-10-29 13:11:43 +02001321 imply ZYNQMP_GPIO_MODEPIN if DM_GPIO && USB
Michal Simek84c72042015-01-15 10:01:51 +01001322
Trevor Woerner18138ab2020-05-06 08:02:41 -04001323config ARCH_TEGRA
Masahiro Yamadaddd960e2014-08-31 07:10:56 +09001324 bool "NVIDIA Tegra"
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001325 select GPIO_EXTRA_HEADER
Masahiro Yamada7325f6c2018-04-25 18:47:52 +09001326 imply DISTRO_DEFAULTS
Tom Rini91d27a12017-06-02 11:03:50 -04001327 imply FAT_WRITE
Svyatoslav Ryhel412a4c62023-02-01 10:53:03 +02001328 imply SPL_TIMER if SPL
Masahiro Yamadadd840582014-07-30 14:08:14 +09001329
Andre Przywarafac7fc42022-03-04 16:30:09 +00001330config ARCH_VEXPRESS64
1331 bool "Support ARMv8 Arm Ltd. VExpress based boards and models"
Masahiro Yamada016a9542014-09-14 03:01:51 +09001332 select ARM64
Andre Przywarab3270e92020-04-27 19:18:01 +01001333 select DM
Andre Przywarab3270e92020-04-27 19:18:01 +01001334 select DM_SERIAL
Andre Przywarafac7fc42022-03-04 16:30:09 +00001335 select PL01X_SERIAL
Andre Przywarac0fce922022-03-04 16:30:11 +00001336 select OF_CONTROL
1337 select CLK
Andre Przywara58650382022-03-04 16:30:13 +00001338 select BLK
1339 select MTD_NOR_FLASH if MTD
1340 select FLASH_CFI_DRIVER if MTD
1341 select ENV_IS_IN_FLASH if MTD
Andre Przywara8a0a8ff2022-03-04 16:30:14 +00001342 imply DISTRO_DEFAULTS
Linus Walleijffc10372015-01-23 14:41:10 +01001343
Rui Miguel Silvaf98457d2022-05-11 10:55:41 +01001344config TARGET_CORSTONE1000
1345 bool "Support Corstone1000 Platform"
1346 select ARM64
1347 select PL01X_SERIAL
1348 select DM
1349
Usama Arif565add12020-08-12 16:12:53 +01001350config TARGET_TOTAL_COMPUTE
1351 bool "Support Total Compute Platform"
1352 select ARM64
1353 select PL01X_SERIAL
1354 select DM
1355 select DM_SERIAL
1356 select DM_MMC
1357 select DM_GPIO
1358
Prabhakar Kushwaha44937212015-11-09 16:42:07 +05301359config TARGET_LS2080A_EMU
1360 bool "Support ls2080a_emu"
York Sunfb2bf8c2016-10-04 14:31:48 -07001361 select ARCH_LS2080A
Masahiro Yamada016a9542014-09-14 03:01:51 +09001362 select ARM64
Linus Walleij23b58772015-03-09 10:53:21 +01001363 select ARMV8_MULTIENTRY
Rajesh Bhagat32413122019-02-01 05:22:01 +00001364 select FSL_DDR_SYNC_REFRESH
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001365 select GPIO_EXTRA_HEADER
York Sun7288c2c2015-03-20 19:28:23 -07001366 help
Robert P. J. Daye852b302019-12-25 06:34:07 -05001367 Support for Freescale LS2080A_EMU platform.
1368 The LS2080A Development System (EMULATOR) is a pre-silicon
Prabhakar Kushwaha44937212015-11-09 16:42:07 +05301369 development platform that supports the QorIQ LS2080A
York Sun7288c2c2015-03-20 19:28:23 -07001370 Layerscape Architecture processor.
1371
Ashish Kumar77697762017-08-31 16:12:55 +05301372config TARGET_LS1088AQDS
1373 bool "Support ls1088aqds"
1374 select ARCH_LS1088A
1375 select ARM64
1376 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001377 select ARCH_SUPPORT_TFABOOT
Ashish Kumar77697762017-08-31 16:12:55 +05301378 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001379 select GPIO_EXTRA_HEADER
Ashish Kumar91fded62017-11-06 13:18:44 +05301380 select SUPPORT_SPL
Rajesh Bhagat32413122019-02-01 05:22:01 +00001381 select FSL_DDR_INTERACTIVE if !SD_BOOT
Ashish Kumar77697762017-08-31 16:12:55 +05301382 help
Robert P. J. Daye852b302019-12-25 06:34:07 -05001383 Support for NXP LS1088AQDS platform.
Ashish Kumar77697762017-08-31 16:12:55 +05301384 The LS1088A Development System (QDS) is a high-performance
1385 development platform that supports the QorIQ LS1088A
1386 Layerscape Architecture processor.
1387
Prabhakar Kushwaha44937212015-11-09 16:42:07 +05301388config TARGET_LS2080AQDS
1389 bool "Support ls2080aqds"
York Sunfb2bf8c2016-10-04 14:31:48 -07001390 select ARCH_LS2080A
York Sune2b65ea2015-03-20 19:28:24 -07001391 select ARM64
1392 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001393 select ARCH_SUPPORT_TFABOOT
Tom Rinie5ec4812017-01-22 19:43:11 -05001394 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001395 select GPIO_EXTRA_HEADER
Scott Wood32eda7c2015-03-24 13:25:03 -07001396 select SUPPORT_SPL
Simon Glassfedb4282017-06-14 21:28:21 -06001397 imply SCSI
Tuomas Tynkkynen9fd95ef2017-12-08 15:36:19 +02001398 imply SCSI_AHCI
Rajesh Bhagat32413122019-02-01 05:22:01 +00001399 select FSL_DDR_BIST
1400 select FSL_DDR_INTERACTIVE if !SPL
York Sune2b65ea2015-03-20 19:28:24 -07001401 help
Robert P. J. Daye852b302019-12-25 06:34:07 -05001402 Support for Freescale LS2080AQDS platform.
Prabhakar Kushwaha44937212015-11-09 16:42:07 +05301403 The LS2080A Development System (QDS) is a high-performance
1404 development platform that supports the QorIQ LS2080A
1405 Layerscape Architecture processor.
1406
1407config TARGET_LS2080ARDB
1408 bool "Support ls2080ardb"
York Sunfb2bf8c2016-10-04 14:31:48 -07001409 select ARCH_LS2080A
Prabhakar Kushwaha44937212015-11-09 16:42:07 +05301410 select ARM64
1411 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001412 select ARCH_SUPPORT_TFABOOT
Tom Rinie5ec4812017-01-22 19:43:11 -05001413 select BOARD_LATE_INIT
Prabhakar Kushwaha44937212015-11-09 16:42:07 +05301414 select SUPPORT_SPL
Rajesh Bhagat32413122019-02-01 05:22:01 +00001415 select FSL_DDR_BIST
1416 select FSL_DDR_INTERACTIVE if !SPL
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001417 select GPIO_EXTRA_HEADER
Simon Glassfedb4282017-06-14 21:28:21 -06001418 imply SCSI
Tuomas Tynkkynen9fd95ef2017-12-08 15:36:19 +02001419 imply SCSI_AHCI
Prabhakar Kushwaha44937212015-11-09 16:42:07 +05301420 help
1421 Support for Freescale LS2080ARDB platform.
1422 The LS2080A Reference design board (RDB) is a high-performance
1423 development platform that supports the QorIQ LS2080A
York Sune2b65ea2015-03-20 19:28:24 -07001424 Layerscape Architecture processor.
1425
Priyanka Jain3049a582017-04-27 15:08:07 +05301426config TARGET_LS2081ARDB
1427 bool "Support ls2081ardb"
1428 select ARCH_LS2080A
1429 select ARM64
1430 select ARMV8_MULTIENTRY
1431 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001432 select GPIO_EXTRA_HEADER
Priyanka Jain3049a582017-04-27 15:08:07 +05301433 select SUPPORT_SPL
Priyanka Jain3049a582017-04-27 15:08:07 +05301434 help
1435 Support for Freescale LS2081ARDB platform.
1436 The LS2081A Reference design board (RDB) is a high-performance
1437 development platform that supports the QorIQ LS2081A/LS2041A
1438 Layerscape Architecture processor.
1439
Priyanka Jain58c3e622018-11-28 13:04:27 +00001440config TARGET_LX2160ARDB
1441 bool "Support lx2160ardb"
1442 select ARCH_LX2160A
Priyanka Jain58c3e622018-11-28 13:04:27 +00001443 select ARM64
1444 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001445 select ARCH_SUPPORT_TFABOOT
Priyanka Jain58c3e622018-11-28 13:04:27 +00001446 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001447 select GPIO_EXTRA_HEADER
Priyanka Jain58c3e622018-11-28 13:04:27 +00001448 help
1449 Support for NXP LX2160ARDB platform.
1450 The lx2160ardb (LX2160A Reference design board (RDB)
1451 is a high-performance development platform that supports the
1452 QorIQ LX2160A/LX2120A/LX2080A Layerscape Architecture processor.
1453
Pankaj Bansal1eba7232019-02-08 10:29:58 +00001454config TARGET_LX2160AQDS
1455 bool "Support lx2160aqds"
1456 select ARCH_LX2160A
Pankaj Bansal1eba7232019-02-08 10:29:58 +00001457 select ARM64
1458 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001459 select ARCH_SUPPORT_TFABOOT
Pankaj Bansal1eba7232019-02-08 10:29:58 +00001460 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001461 select GPIO_EXTRA_HEADER
Pankaj Bansal1eba7232019-02-08 10:29:58 +00001462 help
1463 Support for NXP LX2160AQDS platform.
1464 The lx2160aqds (LX2160A QorIQ Development System (QDS)
1465 is a high-performance development platform that supports the
1466 QorIQ LX2160A/LX2120A/LX2080A Layerscape Architecture processor.
1467
Meenakshi Aggarwal9ed303d2020-12-04 20:17:28 +05301468config TARGET_LX2162AQDS
1469 bool "Support lx2162aqds"
1470 select ARCH_LX2162A
1471 select ARCH_MISC_INIT
1472 select ARM64
1473 select ARMV8_MULTIENTRY
1474 select ARCH_SUPPORT_TFABOOT
1475 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001476 select GPIO_EXTRA_HEADER
Meenakshi Aggarwal9ed303d2020-12-04 20:17:28 +05301477 help
1478 Support for NXP LX2162AQDS platform.
1479 The lx2162aqds support is based on LX2160A Layerscape Architecture processor.
1480
Peter Griffin11ac2362015-07-30 18:55:23 +01001481config TARGET_HIKEY
1482 bool "Support HiKey 96boards Consumer Edition Platform"
1483 select ARM64
Peter Griffinefd7b602015-09-10 21:55:16 +01001484 select DM
1485 select DM_GPIO
Peter Griffin9c71bcd2015-09-10 21:55:17 +01001486 select DM_SERIAL
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001487 select GPIO_EXTRA_HEADER
Peter Griffincd593ed2016-04-20 17:13:59 +01001488 select OF_CONTROL
Alexander Grafcf2c7782018-01-25 12:05:52 +01001489 select PL01X_SERIAL
Tom Rini6f6b7cf2018-03-06 19:02:27 -05001490 select SPECIFY_CONSOLE_INDEX
Michal Simek08a00cb2018-07-23 15:55:14 +02001491 imply CMD_DM
Peter Griffin11ac2362015-07-30 18:55:23 +01001492 help
1493 Support for HiKey 96boards platform. It features a HI6220
1494 SoC, with 8xA53 CPU, mali450 gpu, and 1GB RAM.
1495
Manivannan Sadhasivamc62c7ef2019-08-02 20:40:09 +05301496config TARGET_HIKEY960
1497 bool "Support HiKey960 96boards Consumer Edition Platform"
1498 select ARM64
1499 select DM
1500 select DM_SERIAL
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001501 select GPIO_EXTRA_HEADER
Manivannan Sadhasivamc62c7ef2019-08-02 20:40:09 +05301502 select OF_CONTROL
1503 select PL01X_SERIAL
1504 imply CMD_DM
1505 help
1506 Support for HiKey960 96boards platform. It features a HI3660
1507 SoC, with 4xA73 CPU, 4xA53 CPU, MALI-G71 GPU, and 3GB RAM.
1508
Jorge Ramirez-Ortizd7542542017-06-26 15:52:49 +02001509config TARGET_POPLAR
1510 bool "Support Poplar 96boards Enterprise Edition Platform"
1511 select ARM64
1512 select DM
Jorge Ramirez-Ortizd7542542017-06-26 15:52:49 +02001513 select DM_SERIAL
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001514 select GPIO_EXTRA_HEADER
Michal Simek5ed063d2018-07-23 15:55:13 +02001515 select OF_CONTROL
Alexander Grafcf2c7782018-01-25 12:05:52 +01001516 select PL01X_SERIAL
Michal Simek08a00cb2018-07-23 15:55:14 +02001517 imply CMD_DM
Jorge Ramirez-Ortizd7542542017-06-26 15:52:49 +02001518 help
1519 Support for Poplar 96boards EE platform. It features a HI3798cv200
1520 SoC, with 4xA53 CPU, 1GB RAM and the high performance Mali T720 GPU
1521 making it capable of running any commercial set-top solution based on
1522 Linux or Android.
1523
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +05301524config TARGET_LS1012AQDS
1525 bool "Support ls1012aqds"
York Sun9533acf2016-09-26 08:09:26 -07001526 select ARCH_LS1012A
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +05301527 select ARM64
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001528 select ARCH_SUPPORT_TFABOOT
Tom Rinie5ec4812017-01-22 19:43:11 -05001529 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001530 select GPIO_EXTRA_HEADER
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +05301531 help
1532 Support for Freescale LS1012AQDS platform.
1533 The LS1012A Development System (QDS) is a high-performance
1534 development platform that supports the QorIQ LS1012A
1535 Layerscape Architecture processor.
1536
Prabhakar Kushwaha3b6e3892016-06-03 18:41:35 +05301537config TARGET_LS1012ARDB
1538 bool "Support ls1012ardb"
York Sun9533acf2016-09-26 08:09:26 -07001539 select ARCH_LS1012A
Prabhakar Kushwaha3b6e3892016-06-03 18:41:35 +05301540 select ARM64
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001541 select ARCH_SUPPORT_TFABOOT
Tom Rinie5ec4812017-01-22 19:43:11 -05001542 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001543 select GPIO_EXTRA_HEADER
Simon Glassfedb4282017-06-14 21:28:21 -06001544 imply SCSI
Tuomas Tynkkynen9fd95ef2017-12-08 15:36:19 +02001545 imply SCSI_AHCI
Prabhakar Kushwaha3b6e3892016-06-03 18:41:35 +05301546 help
1547 Support for Freescale LS1012ARDB platform.
1548 The LS1012A Reference design board (RDB) is a high-performance
1549 development platform that supports the QorIQ LS1012A
1550 Layerscape Architecture processor.
1551
Bhaskar Upadhayab0ce1872018-01-11 20:03:31 +05301552config TARGET_LS1012A2G5RDB
1553 bool "Support ls1012a2g5rdb"
1554 select ARCH_LS1012A
1555 select ARM64
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001556 select ARCH_SUPPORT_TFABOOT
Bhaskar Upadhayab0ce1872018-01-11 20:03:31 +05301557 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001558 select GPIO_EXTRA_HEADER
Bhaskar Upadhayab0ce1872018-01-11 20:03:31 +05301559 imply SCSI
1560 help
1561 Support for Freescale LS1012A2G5RDB platform.
1562 The LS1012A 2G5 Reference design board (RDB) is a high-performance
1563 development platform that supports the QorIQ LS1012A
1564 Layerscape Architecture processor.
1565
Bhaskar Upadhaya9629ccd2018-05-23 11:03:30 +05301566config TARGET_LS1012AFRWY
1567 bool "Support ls1012afrwy"
1568 select ARCH_LS1012A
1569 select ARM64
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001570 select ARCH_SUPPORT_TFABOOT
Michal Simek5ed063d2018-07-23 15:55:13 +02001571 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001572 select GPIO_EXTRA_HEADER
Bhaskar Upadhaya9629ccd2018-05-23 11:03:30 +05301573 imply SCSI
1574 imply SCSI_AHCI
1575 help
1576 Support for Freescale LS1012AFRWY platform.
1577 The LS1012A FRWY board (FRWY) is a high-performance
1578 development platform that supports the QorIQ LS1012A
1579 Layerscape Architecture processor.
1580
Prabhakar Kushwahaff78aa22016-06-03 18:41:36 +05301581config TARGET_LS1012AFRDM
1582 bool "Support ls1012afrdm"
York Sun9533acf2016-09-26 08:09:26 -07001583 select ARCH_LS1012A
Prabhakar Kushwahaff78aa22016-06-03 18:41:36 +05301584 select ARM64
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001585 select ARCH_SUPPORT_TFABOOT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001586 select GPIO_EXTRA_HEADER
Prabhakar Kushwahaff78aa22016-06-03 18:41:36 +05301587 help
1588 Support for Freescale LS1012AFRDM platform.
1589 The LS1012A Freedom board (FRDM) is a high-performance
1590 development platform that supports the QorIQ LS1012A
1591 Layerscape Architecture processor.
1592
Yuantian Tangf278a212019-04-10 16:43:35 +08001593config TARGET_LS1028AQDS
1594 bool "Support ls1028aqds"
1595 select ARCH_LS1028A
1596 select ARM64
1597 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001598 select ARCH_SUPPORT_TFABOOT
Yuantian Tangacf40f52019-07-02 16:16:22 +08001599 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001600 select GPIO_EXTRA_HEADER
Yuantian Tangf278a212019-04-10 16:43:35 +08001601 help
1602 Support for Freescale LS1028AQDS platform
1603 The LS1028A Development System (QDS) is a high-performance
1604 development platform that supports the QorIQ LS1028A
1605 Layerscape Architecture processor.
1606
Yuantian Tang353f36d2019-04-10 16:43:34 +08001607config TARGET_LS1028ARDB
1608 bool "Support ls1028ardb"
1609 select ARCH_LS1028A
1610 select ARM64
1611 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001612 select ARCH_SUPPORT_TFABOOT
Yuantian Tangc40ebf72020-03-09 14:10:07 +08001613 select BOARD_LATE_INIT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001614 select GPIO_EXTRA_HEADER
Yuantian Tang353f36d2019-04-10 16:43:34 +08001615 help
1616 Support for Freescale LS1028ARDB platform
1617 The LS1028A Development System (RDB) is a high-performance
1618 development platform that supports the QorIQ LS1028A
1619 Layerscape Architecture processor.
1620
Ashish Kumare84a3242017-08-31 16:12:54 +05301621config TARGET_LS1088ARDB
1622 bool "Support ls1088ardb"
1623 select ARCH_LS1088A
1624 select ARM64
1625 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001626 select ARCH_SUPPORT_TFABOOT
Ashish Kumare84a3242017-08-31 16:12:54 +05301627 select BOARD_LATE_INIT
Ashish Kumar099f4092017-11-06 13:18:43 +05301628 select SUPPORT_SPL
Rajesh Bhagat32413122019-02-01 05:22:01 +00001629 select FSL_DDR_INTERACTIVE if !SD_BOOT
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001630 select GPIO_EXTRA_HEADER
Ashish Kumare84a3242017-08-31 16:12:54 +05301631 help
1632 Support for NXP LS1088ARDB platform.
1633 The LS1088A Reference design board (RDB) is a high-performance
1634 development platform that supports the QorIQ LS1088A
1635 Layerscape Architecture processor.
1636
Wang Huan550e3dc2014-09-05 13:52:44 +08001637config TARGET_LS1021AQDS
Alison Wang0de15702014-12-03 16:18:09 +08001638 bool "Support ls1021aqds"
Michal Simek5ed063d2018-07-23 15:55:13 +02001639 select ARCH_LS1021A
1640 select ARCH_SUPPORT_PSCI
1641 select BOARD_EARLY_INIT_F
Tom Rinie5ec4812017-01-22 19:43:11 -05001642 select BOARD_LATE_INIT
Lokesh Vutlaacf15002018-04-26 18:21:26 +05301643 select CPU_V7A
Hongbo Zhangadee1d42016-09-21 18:31:04 +08001644 select CPU_V7_HAS_NONSEC
1645 select CPU_V7_HAS_VIRT
York Sun5e8bd7e2016-09-26 08:09:29 -07001646 select LS1_DEEP_SLEEP
Tom Rini2b210542022-12-02 16:42:40 -05001647 select PEN_ADDR_BIG_ENDIAN
Michal Simek5ed063d2018-07-23 15:55:13 +02001648 select SUPPORT_SPL
York Sund26e34c2016-12-28 08:43:40 -08001649 select SYS_FSL_DDR
Rajesh Bhagat32413122019-02-01 05:22:01 +00001650 select FSL_DDR_INTERACTIVE
Lukasz Majewski28964222020-06-04 23:11:52 +08001651 select DM_SPI_FLASH if FSL_DSPI || FSL_QSPI
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001652 select GPIO_EXTRA_HEADER
Lukasz Majewski28964222020-06-04 23:11:52 +08001653 select SPI_FLASH_DATAFLASH if FSL_DSPI || FSL_QSPI
Simon Glassfedb4282017-06-14 21:28:21 -06001654 imply SCSI
Masahiro Yamada217f92b2016-08-30 16:22:22 +09001655
Wang Huanc8a7d9d2014-09-05 13:52:45 +08001656config TARGET_LS1021ATWR
Alison Wang0de15702014-12-03 16:18:09 +08001657 bool "Support ls1021atwr"
Michal Simek5ed063d2018-07-23 15:55:13 +02001658 select ARCH_LS1021A
1659 select ARCH_SUPPORT_PSCI
1660 select BOARD_EARLY_INIT_F
Tom Rinie5ec4812017-01-22 19:43:11 -05001661 select BOARD_LATE_INIT
Lokesh Vutlaacf15002018-04-26 18:21:26 +05301662 select CPU_V7A
Hongbo Zhangadee1d42016-09-21 18:31:04 +08001663 select CPU_V7_HAS_NONSEC
1664 select CPU_V7_HAS_VIRT
York Sun5e8bd7e2016-09-26 08:09:29 -07001665 select LS1_DEEP_SLEEP
Tom Rini2b210542022-12-02 16:42:40 -05001666 select PEN_ADDR_BIG_ENDIAN
Michal Simek5ed063d2018-07-23 15:55:13 +02001667 select SUPPORT_SPL
Lukasz Majewski28964222020-06-04 23:11:52 +08001668 select DM_SPI_FLASH if FSL_DSPI || FSL_QSPI
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001669 select GPIO_EXTRA_HEADER
Simon Glassfedb4282017-06-14 21:28:21 -06001670 imply SCSI
Wang Huanc8a7d9d2014-09-05 13:52:45 +08001671
Aleksandar Gerasimovski91ee5472021-02-22 18:18:11 +00001672config TARGET_PG_WCOM_SELI8
1673 bool "Support Hitachi-Powergrids SELI8 service unit card"
1674 select ARCH_LS1021A
1675 select ARCH_SUPPORT_PSCI
1676 select BOARD_EARLY_INIT_F
1677 select BOARD_LATE_INIT
1678 select CPU_V7A
1679 select CPU_V7_HAS_NONSEC
1680 select CPU_V7_HAS_VIRT
1681 select SYS_FSL_DDR
1682 select FSL_DDR_INTERACTIVE
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001683 select GPIO_EXTRA_HEADER
Aleksandar Gerasimovski91ee5472021-02-22 18:18:11 +00001684 select VENDOR_KM
1685 imply SCSI
1686 help
1687 Support for Hitachi-Powergrids SELI8 service unit card.
1688 SELI8 is a QorIQ LS1021a based service unit card used
1689 in XMC20 and FOX615 product families.
1690
Aleksandar Gerasimovskia7fd6fa2021-06-08 14:16:28 +00001691config TARGET_PG_WCOM_EXPU1
1692 bool "Support Hitachi-Powergrids EXPU1 service unit card"
1693 select ARCH_LS1021A
1694 select ARCH_SUPPORT_PSCI
1695 select BOARD_EARLY_INIT_F
1696 select BOARD_LATE_INIT
1697 select CPU_V7A
1698 select CPU_V7_HAS_NONSEC
1699 select CPU_V7_HAS_VIRT
1700 select SYS_FSL_DDR
1701 select FSL_DDR_INTERACTIVE
1702 select VENDOR_KM
1703 imply SCSI
1704 help
1705 Support for Hitachi-Powergrids EXPU1 service unit card.
1706 EXPU1 is a QorIQ LS1021a based service unit card used
1707 in XMC20 and FOX615 product families.
1708
Jianchao Wang87821222019-07-19 00:30:01 +03001709config TARGET_LS1021ATSN
1710 bool "Support ls1021atsn"
1711 select ARCH_LS1021A
1712 select ARCH_SUPPORT_PSCI
1713 select BOARD_EARLY_INIT_F
1714 select BOARD_LATE_INIT
1715 select CPU_V7A
1716 select CPU_V7_HAS_NONSEC
1717 select CPU_V7_HAS_VIRT
1718 select LS1_DEEP_SLEEP
1719 select SUPPORT_SPL
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001720 select GPIO_EXTRA_HEADER
Jianchao Wang87821222019-07-19 00:30:01 +03001721 imply SCSI
1722
Feng Li20c700f2016-11-03 14:15:17 +08001723config TARGET_LS1021AIOT
1724 bool "Support ls1021aiot"
Michal Simek5ed063d2018-07-23 15:55:13 +02001725 select ARCH_LS1021A
1726 select ARCH_SUPPORT_PSCI
Tom Rinie5ec4812017-01-22 19:43:11 -05001727 select BOARD_LATE_INIT
Lokesh Vutlaacf15002018-04-26 18:21:26 +05301728 select CPU_V7A
Feng Li20c700f2016-11-03 14:15:17 +08001729 select CPU_V7_HAS_NONSEC
1730 select CPU_V7_HAS_VIRT
Tom Rini2b210542022-12-02 16:42:40 -05001731 select PEN_ADDR_BIG_ENDIAN
Feng Li20c700f2016-11-03 14:15:17 +08001732 select SUPPORT_SPL
Lukasz Majewski28964222020-06-04 23:11:52 +08001733 select DM_SPI_FLASH if FSL_DSPI || FSL_QSPI
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001734 select GPIO_EXTRA_HEADER
Simon Glassfedb4282017-06-14 21:28:21 -06001735 imply SCSI
Feng Li20c700f2016-11-03 14:15:17 +08001736 help
1737 Support for Freescale LS1021AIOT platform.
1738 The LS1021A Freescale board (IOT) is a high-performance
1739 development platform that supports the QorIQ LS1021A
1740 Layerscape Architecture processor.
1741
Shaohui Xie02b5d2e2015-11-11 17:58:37 +08001742config TARGET_LS1043AQDS
1743 bool "Support ls1043aqds"
York Sun0a37cf82016-09-26 08:09:27 -07001744 select ARCH_LS1043A
Shaohui Xie02b5d2e2015-11-11 17:58:37 +08001745 select ARM64
1746 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001747 select ARCH_SUPPORT_TFABOOT
Michal Simek5ed063d2018-07-23 15:55:13 +02001748 select BOARD_EARLY_INIT_F
Tom Rinie5ec4812017-01-22 19:43:11 -05001749 select BOARD_LATE_INIT
Shaohui Xie02b5d2e2015-11-11 17:58:37 +08001750 select SUPPORT_SPL
Rajesh Bhagat32413122019-02-01 05:22:01 +00001751 select FSL_DDR_INTERACTIVE if !SPL
Lukasz Majewski044a66c2020-06-04 23:11:51 +08001752 select FSL_DSPI if !SPL_NO_DSPI
1753 select DM_SPI_FLASH if FSL_DSPI
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001754 select GPIO_EXTRA_HEADER
Simon Glassfedb4282017-06-14 21:28:21 -06001755 imply SCSI
Peng Maf11e4922019-01-30 19:11:49 +08001756 imply SCSI_AHCI
Shaohui Xie02b5d2e2015-11-11 17:58:37 +08001757 help
1758 Support for Freescale LS1043AQDS platform.
1759
Mingkai Huf3a8e2b2015-10-26 19:47:52 +08001760config TARGET_LS1043ARDB
1761 bool "Support ls1043ardb"
York Sun0a37cf82016-09-26 08:09:27 -07001762 select ARCH_LS1043A
Mingkai Huf3a8e2b2015-10-26 19:47:52 +08001763 select ARM64
Hou Zhiqiang831c0682015-10-26 19:47:57 +08001764 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001765 select ARCH_SUPPORT_TFABOOT
Michal Simek5ed063d2018-07-23 15:55:13 +02001766 select BOARD_EARLY_INIT_F
Tom Rinie5ec4812017-01-22 19:43:11 -05001767 select BOARD_LATE_INIT
Gong Qianyu3ad44722015-10-26 19:47:53 +08001768 select SUPPORT_SPL
Lukasz Majewski044a66c2020-06-04 23:11:51 +08001769 select FSL_DSPI if !SPL_NO_DSPI
1770 select DM_SPI_FLASH if FSL_DSPI
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001771 select GPIO_EXTRA_HEADER
Mingkai Huf3a8e2b2015-10-26 19:47:52 +08001772 help
1773 Support for Freescale LS1043ARDB platform.
1774
Shaohui Xie126fe702016-09-07 17:56:14 +08001775config TARGET_LS1046AQDS
1776 bool "Support ls1046aqds"
York Sunda28e582016-09-26 08:09:24 -07001777 select ARCH_LS1046A
Shaohui Xie126fe702016-09-07 17:56:14 +08001778 select ARM64
1779 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001780 select ARCH_SUPPORT_TFABOOT
Simon Glassa5d67542017-01-23 13:31:20 -07001781 select BOARD_EARLY_INIT_F
Michal Simek5ed063d2018-07-23 15:55:13 +02001782 select BOARD_LATE_INIT
1783 select DM_SPI_FLASH if DM_SPI
1784 select SUPPORT_SPL
Rajesh Bhagat32413122019-02-01 05:22:01 +00001785 select FSL_DDR_BIST if !SPL
1786 select FSL_DDR_INTERACTIVE if !SPL
1787 select FSL_DDR_INTERACTIVE if !SPL
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001788 select GPIO_EXTRA_HEADER
Simon Glassfedb4282017-06-14 21:28:21 -06001789 imply SCSI
Shaohui Xie126fe702016-09-07 17:56:14 +08001790 help
1791 Support for Freescale LS1046AQDS platform.
1792 The LS1046A Development System (QDS) is a high-performance
1793 development platform that supports the QorIQ LS1046A
1794 Layerscape Architecture processor.
1795
Mingkai Hudd029362016-09-07 18:47:28 +08001796config TARGET_LS1046ARDB
1797 bool "Support ls1046ardb"
York Sunda28e582016-09-26 08:09:24 -07001798 select ARCH_LS1046A
Mingkai Hudd029362016-09-07 18:47:28 +08001799 select ARM64
1800 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001801 select ARCH_SUPPORT_TFABOOT
Michal Simek5ed063d2018-07-23 15:55:13 +02001802 select BOARD_EARLY_INIT_F
Tom Rinie5ec4812017-01-22 19:43:11 -05001803 select BOARD_LATE_INIT
Mingkai Hudd029362016-09-07 18:47:28 +08001804 select DM_SPI_FLASH if DM_SPI
Hou Zhiqiangdccef2e2016-12-09 16:09:01 +08001805 select POWER_MC34VR500
Michal Simek5ed063d2018-07-23 15:55:13 +02001806 select SUPPORT_SPL
Rajesh Bhagat32413122019-02-01 05:22:01 +00001807 select FSL_DDR_BIST
1808 select FSL_DDR_INTERACTIVE if !SPL
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001809 select GPIO_EXTRA_HEADER
Simon Glassfedb4282017-06-14 21:28:21 -06001810 imply SCSI
Mingkai Hudd029362016-09-07 18:47:28 +08001811 help
1812 Support for Freescale LS1046ARDB platform.
1813 The LS1046A Reference Design Board (RDB) is a high-performance
1814 development platform that supports the QorIQ LS1046A
1815 Layerscape Architecture processor.
1816
Vabhav Sharmad90c7ac2019-06-06 12:35:28 +00001817config TARGET_LS1046AFRWY
1818 bool "Support ls1046afrwy"
1819 select ARCH_LS1046A
1820 select ARM64
1821 select ARMV8_MULTIENTRY
AKASHI Takahiro6324d502019-07-03 10:44:39 +09001822 select ARCH_SUPPORT_TFABOOT
Vabhav Sharmad90c7ac2019-06-06 12:35:28 +00001823 select BOARD_EARLY_INIT_F
1824 select BOARD_LATE_INIT
1825 select DM_SPI_FLASH if DM_SPI
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001826 select GPIO_EXTRA_HEADER
Vabhav Sharmad90c7ac2019-06-06 12:35:28 +00001827 imply SCSI
1828 help
1829 Support for Freescale LS1046AFRWY platform.
1830 The LS1046A Freeway Board (FRWY) is a high-performance
1831 development platform that supports the QorIQ LS1046A
1832 Layerscape Architecture processor.
Masahiro Yamadadd840582014-07-30 14:08:14 +09001833
Michael Walle4ceb5c62020-10-15 23:08:57 +02001834config TARGET_SL28
1835 bool "Support sl28"
1836 select ARCH_LS1028A
1837 select ARM64
1838 select ARMV8_MULTIENTRY
1839 select SUPPORT_SPL
1840 select BINMAN
Michael Walle356a3382021-03-26 19:40:57 +01001841 select DM
1842 select DM_GPIO
1843 select DM_I2C
1844 select DM_MMC
1845 select DM_SPI_FLASH
Michael Walle356a3382021-03-26 19:40:57 +01001846 select DM_MDIO
Simon Glass3232bdf2021-08-01 18:54:44 -06001847 select PCI
Michael Walle356a3382021-03-26 19:40:57 +01001848 select DM_RNG
1849 select DM_RTC
1850 select DM_SCSI
Michael Walle6d1ab4a2021-03-26 19:40:58 +01001851 select DM_SERIAL
Michael Walle356a3382021-03-26 19:40:57 +01001852 select DM_SPI
Masami Hiramatsu7a672052021-06-04 18:43:55 +09001853 select GPIO_EXTRA_HEADER
Michael Walle356a3382021-03-26 19:40:57 +01001854 select SPL_DM if SPL
1855 select SPL_DM_SPI if SPL
1856 select SPL_DM_SPI_FLASH if SPL
1857 select SPL_DM_I2C if SPL
1858 select SPL_DM_MMC if SPL
1859 select SPL_DM_SERIAL if SPL
Michael Walle4ceb5c62020-10-15 23:08:57 +02001860 help
1861 Support for Kontron SMARC-sAL28 board.
1862
Mathew McBridea1d2fd32022-01-31 18:34:43 +05301863config TARGET_TEN64
1864 bool "Support ten64"
1865 select ARCH_LS1088A
1866 select ARCH_MISC_INIT
1867 select ARM64
1868 select ARMV8_MULTIENTRY
1869 select ARCH_SUPPORT_TFABOOT
1870 select BOARD_LATE_INIT
1871 select SUPPORT_SPL
1872 select FSL_DDR_INTERACTIVE if !SD_BOOT
1873 select GPIO_EXTRA_HEADER
1874 help
1875 Support for Traverse Technologies Ten64 board, based
1876 on NXP LS1088A.
1877
Masahiro Yamada66cba042014-10-03 19:21:07 +09001878config ARCH_UNIPHIER
Masahiro Yamadab6ef3a32015-05-29 17:30:01 +09001879 bool "Socionext UniPhier SoCs"
Tom Rinie5ec4812017-01-22 19:43:11 -05001880 select BOARD_LATE_INIT
Masahiro Yamada4e819952015-03-31 12:47:54 +09001881 select DM
Masahiro Yamadab800cbd2016-02-16 17:03:50 +09001882 select DM_GPIO
Masahiro Yamada4e819952015-03-31 12:47:54 +09001883 select DM_I2C
Masahiro Yamada4aceb3f2016-02-18 19:52:49 +09001884 select DM_MMC
Masahiro Yamada407b01b2020-01-30 22:07:59 +09001885 select DM_MTD
Masahiro Yamada4fb96c42016-10-08 13:25:31 +09001886 select DM_RESET
Masahiro Yamadab5550e42016-09-14 01:05:59 +09001887 select DM_SERIAL
Masahiro Yamada65fce762018-07-19 16:28:25 +09001888 select OF_BOARD_SETUP
Masahiro Yamadab5550e42016-09-14 01:05:59 +09001889 select OF_CONTROL
1890 select OF_LIBFDT
Masahiro Yamada27350c92016-09-17 03:33:01 +09001891 select PINCTRL
Ley Foon Tan0680f1b2017-05-03 17:13:32 +08001892 select SPL_BOARD_INIT if SPL
Masahiro Yamada561ca642017-01-21 18:05:22 +09001893 select SPL_DM if SPL
1894 select SPL_LIBCOMMON_SUPPORT if SPL
1895 select SPL_LIBGENERIC_SUPPORT if SPL
1896 select SPL_OF_CONTROL if SPL
1897 select SPL_PINCTRL if SPL
Masahiro Yamadab5550e42016-09-14 01:05:59 +09001898 select SUPPORT_SPL
Michal Simek08a00cb2018-07-23 15:55:14 +02001899 imply CMD_DM
Masahiro Yamada7ef5b1e2018-07-20 21:47:18 +09001900 imply DISTRO_DEFAULTS
Tom Rini91d27a12017-06-02 11:03:50 -04001901 imply FAT_WRITE
Masahiro Yamadab6ef3a32015-05-29 17:30:01 +09001902 help
1903 Support for UniPhier SoC family developed by Socionext Inc.
1904 (formerly, System LSI Business Division of Panasonic Corporation)
Masahiro Yamada66cba042014-10-03 19:21:07 +09001905
Masami Hiramatsu5cd4a352021-06-04 18:45:10 +09001906config ARCH_SYNQUACER
1907 bool "Socionext SynQuacer SoCs"
1908 select ARM64
1909 select DM
1910 select GIC_V3
1911 select PSCI_RESET
1912 select SYSRESET
1913 select SYSRESET_PSCI
1914 select OF_CONTROL
1915 help
1916 Support for SynQuacer SoC family developed by Socionext Inc.
1917 This SoC is used on 96boards EE DeveloperBox.
1918
Trevor Woerner71f63542020-05-06 08:02:42 -04001919config ARCH_STM32
Patrick Delaunay2514c2d2018-03-12 10:46:10 +01001920 bool "Support STMicroelectronics STM32 MCU with cortex M"
rev13@wp.pled09a552015-03-01 12:44:42 +01001921 select CPU_V7M
Kamil Lulko66562412015-12-01 09:08:19 +01001922 select DM
1923 select DM_SERIAL
Michal Simek08a00cb2018-07-23 15:55:14 +02001924 imply CMD_DM
rev13@wp.pled09a552015-03-01 12:44:42 +01001925
Patrice Chotard94e9a4e2017-02-21 13:37:04 +01001926config ARCH_STI
Patrick Delaunayeae488b2022-05-20 18:38:10 +02001927 bool "Support STMicroelectronics SoCs"
Michal Simek5ed063d2018-07-23 15:55:13 +02001928 select BLK
Lokesh Vutlaacf15002018-04-26 18:21:26 +05301929 select CPU_V7A
Patrice Chotard214a17e2017-02-21 13:37:07 +01001930 select DM
Patrice Chotardeee20f82017-02-21 13:37:09 +01001931 select DM_MMC
Patrice Chotard584861f2017-03-22 10:54:03 +01001932 select DM_RESET
Michal Simek5ed063d2018-07-23 15:55:13 +02001933 select DM_SERIAL
Michal Simek08a00cb2018-07-23 15:55:14 +02001934 imply CMD_DM
Patrice Chotard94e9a4e2017-02-21 13:37:04 +01001935 help
1936 Support for STMicroelectronics STiH407/10 SoC family.
1937 This SoC is used on Linaro 96Board STiH410-B2260
1938
Patrick Delaunay2514c2d2018-03-12 10:46:10 +01001939config ARCH_STM32MP
1940 bool "Support STMicroelectronics STM32MP Socs with cortex A"
Patrick Delaunay08772f62018-03-20 10:54:53 +01001941 select ARCH_MISC_INIT
Patrick Delaunay654706b2020-04-01 09:07:33 +02001942 select ARCH_SUPPORT_TFABOOT
Patrick Delaunay2514c2d2018-03-12 10:46:10 +01001943 select BOARD_LATE_INIT
1944 select CLK
1945 select DM
1946 select DM_GPIO
1947 select DM_RESET
1948 select DM_SERIAL
Michal Simek5ed063d2018-07-23 15:55:13 +02001949 select MISC
Patrick Delaunay2514c2d2018-03-12 10:46:10 +01001950 select OF_CONTROL
1951 select OF_LIBFDT
Patrick Delaunay05d36932019-07-05 17:20:14 +02001952 select OF_SYSTEM_SETUP
Patrick Delaunay2514c2d2018-03-12 10:46:10 +01001953 select PINCTRL
1954 select REGMAP
Patrick Delaunay2514c2d2018-03-12 10:46:10 +01001955 select SYSCON
Patrick Delaunay86634a92018-03-20 14:15:06 +01001956 select SYSRESET
Patrick Delaunay2514c2d2018-03-12 10:46:10 +01001957 select SYS_THUMB_BUILD
Kever Yang09259fc2019-04-02 20:41:25 +08001958 imply SPL_SYSRESET
Michal Simek08a00cb2018-07-23 15:55:14 +02001959 imply CMD_DM
Patrick Delaunayc16cc4f2019-04-12 11:55:46 +02001960 imply CMD_POWEROFF
Patrick Delaunayf2193612019-07-30 19:16:28 +02001961 imply OF_LIBFDT_OVERLAY
Patrick Delaunayb4ae34b2019-02-27 17:01:11 +01001962 imply ENV_VARS_UBOOT_RUNTIME_CONFIG
Patrick Delaunayce3772c2019-04-18 17:32:38 +02001963 imply USE_PREBOOT
Simon Glassd6b318d2021-12-18 11:27:50 -07001964 imply TIMESTAMP
Patrick Delaunay2514c2d2018-03-12 10:46:10 +01001965 help
1966 Support for STM32MP SoC family developed by STMicroelectronics,
1967 MPUs based on ARM cortex A core
Patrick Delaunayabf26782019-02-12 11:44:39 +01001968 U-BOOT is running in DDR, loaded by the First Stage BootLoader (FSBL).
1969 FSBL can be TF-A: Trusted Firmware for Cortex A, for trusted boot
1970 chain.
1971 SPL is the unsecure FSBL for the basic boot chain.
Patrick Delaunay2514c2d2018-03-12 10:46:10 +01001972
Simon Glass2444dae2015-08-30 16:55:38 -06001973config ARCH_ROCKCHIP
1974 bool "Support Rockchip SoCs"
Simon Glassaa150382016-06-12 23:30:14 -06001975 select BLK
Quentin Schulz05713d52022-09-02 15:10:52 +02001976 select BINMAN if SPL_OPTEE || SPL
Simon Glass2444dae2015-08-30 16:55:38 -06001977 select DM
Simon Glassaa150382016-06-12 23:30:14 -06001978 select DM_GPIO
1979 select DM_I2C
1980 select DM_MMC
Michal Simek5ed063d2018-07-23 15:55:13 +02001981 select DM_PWM
1982 select DM_REGULATOR
Simon Glassaa150382016-06-12 23:30:14 -06001983 select DM_SERIAL
1984 select DM_SPI
1985 select DM_SPI_FLASH
Philipp Tomsich14ad6eb2017-10-10 16:21:03 +02001986 select ENABLE_ARM_SOC_BOOT0_HOOK
Michal Simek5ed063d2018-07-23 15:55:13 +02001987 select OF_CONTROL
Adam Fordf1b1f772018-04-15 13:51:26 -04001988 select SPI
Michal Simek5ed063d2018-07-23 15:55:13 +02001989 select SPL_DM if SPL
Lukasz Majewski56c40462020-06-04 23:11:53 +08001990 select SPL_DM_SPI if SPL
1991 select SPL_DM_SPI_FLASH if SPL
Michal Simek5ed063d2018-07-23 15:55:13 +02001992 select SYS_MALLOC_F
1993 select SYS_THUMB_BUILD if !ARM64
1994 imply ADC
Michal Simek08a00cb2018-07-23 15:55:14 +02001995 imply CMD_DM
Kever Yangb0a569d2019-03-29 09:08:58 +08001996 imply DEBUG_UART_BOARD_INIT
Simon Glass7755dc52023-04-24 13:49:51 +12001997 imply BOOTSTD_DEFAULTS
Tom Rini91d27a12017-06-02 11:03:50 -04001998 imply FAT_WRITE
Philipp Tomsich8e8bccc2017-09-20 13:50:13 +02001999 imply SARADC_ROCKCHIP
Michal Simek5ed063d2018-07-23 15:55:13 +02002000 imply SPL_SYSRESET
Thomas Hebb64eff472019-11-15 08:48:57 -08002001 imply SPL_SYS_MALLOC_SIMPLE
Kever Yangc3c03312018-04-19 11:37:09 +08002002 imply SYS_NS16550
Michal Simek5ed063d2018-07-23 15:55:13 +02002003 imply TPL_SYSRESET
2004 imply USB_FUNCTION_FASTBOOT
Simon Glass2444dae2015-08-30 16:55:38 -06002005
Suneel Garapati03c22882019-10-19 18:37:55 -07002006config ARCH_OCTEONTX
2007 bool "Support OcteonTX SoCs"
Stefan Roese7a780742020-09-23 11:01:30 +02002008 select CLK
Suneel Garapati03c22882019-10-19 18:37:55 -07002009 select DM
Masami Hiramatsu7a672052021-06-04 18:43:55 +09002010 select GPIO_EXTRA_HEADER
Suneel Garapati03c22882019-10-19 18:37:55 -07002011 select ARM64
2012 select OF_CONTROL
2013 select OF_LIVE
2014 select BOARD_LATE_INIT
2015 select SYS_CACHE_SHIFT_7
Tom Rini7856cd52021-12-12 22:12:32 -05002016 select SYS_PCI_64BIT if PCI
Simon Glass239d22c2021-12-16 20:59:36 -07002017 imply OF_HAS_PRIOR_STAGE
Suneel Garapati0a668f62019-10-19 18:47:37 -07002018
2019config ARCH_OCTEONTX2
2020 bool "Support OcteonTX2 SoCs"
Stefan Roese7a780742020-09-23 11:01:30 +02002021 select CLK
Suneel Garapati0a668f62019-10-19 18:47:37 -07002022 select DM
Masami Hiramatsu7a672052021-06-04 18:43:55 +09002023 select GPIO_EXTRA_HEADER
Suneel Garapati0a668f62019-10-19 18:47:37 -07002024 select ARM64
2025 select OF_CONTROL
2026 select OF_LIVE
2027 select BOARD_LATE_INIT
2028 select SYS_CACHE_SHIFT_7
Tom Rini7856cd52021-12-12 22:12:32 -05002029 select SYS_PCI_64BIT if PCI
Simon Glass239d22c2021-12-16 20:59:36 -07002030 imply OF_HAS_PRIOR_STAGE
Suneel Garapati0a668f62019-10-19 18:47:37 -07002031
Sergey Temerkhanov746f9852015-10-14 09:55:50 -07002032config TARGET_THUNDERX_88XX
2033 bool "Support ThunderX 88xx"
Marek Vasutb4ba1692016-06-01 02:33:53 +02002034 select ARM64
Masami Hiramatsu7a672052021-06-04 18:43:55 +09002035 select GPIO_EXTRA_HEADER
Sergey Temerkhanov746f9852015-10-14 09:55:50 -07002036 select OF_CONTROL
Alexander Grafcf2c7782018-01-25 12:05:52 +01002037 select PL01X_SERIAL
Michal Simek5ed063d2018-07-23 15:55:13 +02002038 select SYS_CACHE_SHIFT_7
Sergey Temerkhanov746f9852015-10-14 09:55:50 -07002039
maxims@google.com4697abe2017-01-18 13:44:55 -08002040config ARCH_ASPEED
2041 bool "Support Aspeed SoCs"
maxims@google.com4697abe2017-01-18 13:44:55 -08002042 select DM
Michal Simek5ed063d2018-07-23 15:55:13 +02002043 select OF_CONTROL
Michal Simek08a00cb2018-07-23 15:55:14 +02002044 imply CMD_DM
maxims@google.com4697abe2017-01-18 13:44:55 -08002045
liu haoe3aafef2019-10-31 07:51:08 +00002046config TARGET_DURIAN
2047 bool "Support Phytium Durian Platform"
2048 select ARM64
Masami Hiramatsu7a672052021-06-04 18:43:55 +09002049 select GPIO_EXTRA_HEADER
liu haoe3aafef2019-10-31 07:51:08 +00002050 help
2051 Support for durian platform.
2052 It has 2GB Sdram, uart and pcie.
2053
weichangzhengb9d0f002022-03-02 15:09:05 +08002054config TARGET_POMELO
2055 bool "Support Phytium Pomelo Platform"
2056 select ARM64
2057 select DM
2058 select AHCI
2059 select SCSI_AHCI
2060 select AHCI_PCI
2061 select BLK
2062 select PCI
2063 select DM_PCI
2064 select SCSI
2065 select DM_SCSI
2066 select DM_SERIAL
weichangzhengb9d0f002022-03-02 15:09:05 +08002067 imply CMD_PCI
2068 help
2069 Support for pomelo platform.
2070 It has 8GB Sdram, uart and pcie.
2071
Alex Nemirovsky7d706a82020-01-30 12:34:59 -08002072config TARGET_PRESIDIO_ASIC
2073 bool "Support Cortina Presidio ASIC Platform"
2074 select ARM64
Tom Rini5afdcca2021-08-19 14:19:39 -04002075 select GICV2
Alex Nemirovsky7d706a82020-01-30 12:34:59 -08002076
Andrii Anisov770a8ee2020-08-06 12:42:47 +03002077config TARGET_XENGUEST_ARM64
2078 bool "Xen guest ARM64"
2079 select ARM64
2080 select XEN
2081 select OF_CONTROL
2082 select LINUX_KERNEL_IMAGE_HEADER
Peng Fan384d5cf2020-08-06 12:42:50 +03002083 select XEN_SERIAL
Simon Glass239d22c2021-12-16 20:59:36 -07002084 imply OF_HAS_PRIOR_STAGE
2085
Nick Hawkins4276c9b2022-06-08 16:21:34 -05002086config ARCH_GXP
2087 bool "Support HPE GXP SoCs"
2088 select DM
2089 select OF_CONTROL
2090 imply CMD_DM
2091
Masahiro Yamadadd840582014-07-30 14:08:14 +09002092endchoice
2093
Tom Rini97744622021-08-30 09:16:30 -04002094config SUPPORT_PASSING_ATAGS
2095 bool "Support pre-devicetree ATAG-based booting"
2096 depends on !ARM64
2097 imply SETUP_MEMORY_TAGS
2098 help
2099 Support for booting older Linux kernels, using ATAGs rather than
2100 passing a devicetree. This is option is rarely used, and the
2101 semantics are defined at
2102 https://www.kernel.org/doc/Documentation/arm/Booting at section 4a.
2103
2104config SETUP_MEMORY_TAGS
2105 bool "Pass memory size information via ATAG"
2106 depends on SUPPORT_PASSING_ATAGS
2107
2108config CMDLINE_TAG
2109 bool "Pass Linux kernel cmdline via ATAG"
2110 depends on SUPPORT_PASSING_ATAGS
2111
2112config INITRD_TAG
2113 bool "Pass initrd starting point and size via ATAG"
2114 depends on SUPPORT_PASSING_ATAGS
2115
2116config REVISION_TAG
2117 bool "Pass system revision via ATAG"
2118 depends on SUPPORT_PASSING_ATAGS
2119
2120config SERIAL_TAG
2121 bool "Pass system serial number via ATAG"
2122 depends on SUPPORT_PASSING_ATAGS
2123
Tom Rini87e8d382021-08-30 09:16:31 -04002124config STATIC_MACH_TYPE
2125 bool "Statically define the Machine ID number"
Tom Rini493fd332023-09-04 21:12:28 -04002126 default y if TARGET_DS109 || TARGET_DS414 || DEFAULT_DEVICE_TREE = "sun7i-a20-icnova-swac"
Tom Rini87e8d382021-08-30 09:16:31 -04002127 help
2128 When booting via ATAGs, enable this option if we know the correct
2129 machine ID number to use at compile time. Some systems will be
2130 passed the number dynamically by whatever loads U-Boot.
2131
2132config MACH_TYPE
2133 int "Machine ID number"
2134 depends on STATIC_MACH_TYPE
Pali Rohár012d4be2022-08-11 22:29:03 +02002135 default 527 if TARGET_DS109
Pali Rohár012d4be2022-08-11 22:29:03 +02002136 default 3036 if TARGET_DS414
2137 default 4283 if DEFAULT_DEVICE_TREE = "sun7i-a20-icnova-swac"
Tom Rini87e8d382021-08-30 09:16:31 -04002138 help
2139 When booting via ATAGs, the machine type must be passed as a number.
2140 For the full list see https://www.arm.linux.org.uk/developer/machines
2141
AKASHI Takahiro6324d502019-07-03 10:44:39 +09002142config ARCH_SUPPORT_TFABOOT
2143 bool
2144
2145config TFABOOT
2146 bool "Support for booting from TF-A"
2147 depends on ARCH_SUPPORT_TFABOOT
AKASHI Takahiro6324d502019-07-03 10:44:39 +09002148 help
Andre Przywaracee2e022020-09-30 15:45:07 +01002149 Some platforms support the setup of secure registers (for instance
2150 for CPU errata handling) or provide secure services like PSCI.
2151 Those services could also be provided by other firmware parts
2152 like TF-A (Trusted Firmware for Cortex-A), in which case U-Boot
2153 does not need to (and cannot) execute this code.
2154 Enabling this option will make a U-Boot binary that is relying
2155 on other firmware layers to provide secure functionality.
AKASHI Takahiro6324d502019-07-03 10:44:39 +09002156
Andrew F. Davis5fbed8f2018-02-14 11:53:37 -06002157config TI_SECURE_DEVICE
2158 bool "HS Device Type Support"
Andrew F. Davis3a543a82019-04-12 12:54:45 -04002159 depends on ARCH_KEYSTONE || ARCH_OMAP2PLUS || ARCH_K3
Andrew F. Davis5fbed8f2018-02-14 11:53:37 -06002160 help
2161 If a high secure (HS) device type is being used, this config
2162 must be set. This option impacts various aspects of the
2163 build system (to create signed boot images that can be
2164 authenticated) and the code. See the doc/README.ti-secure
2165 file for further details.
2166
Tom Rini440c00d2021-12-17 18:08:45 -05002167config SYS_KWD_CONFIG
2168 string "kwbimage config file path"
2169 depends on ARCH_KIRKWOOD || ARCH_MVEBU
2170 default "arch/arm/mach-mvebu/kwbimage.cfg"
2171 help
2172 Path within the source directory to the kwbimage.cfg file to use
2173 when packaging the U-Boot image for use.
2174
Mark Kettenis003b6572021-10-23 16:58:03 +02002175source "arch/arm/mach-apple/Kconfig"
2176
maxims@google.com4697abe2017-01-18 13:44:55 -08002177source "arch/arm/mach-aspeed/Kconfig"
2178
Masahiro Yamada4614b892015-02-20 17:04:01 +09002179source "arch/arm/mach-at91/Kconfig"
2180
Masahiro Yamadaddf6bd42015-03-19 19:42:56 +09002181source "arch/arm/mach-bcm283x/Kconfig"
Masahiro Yamada3491ba62014-08-31 07:11:01 +09002182
William Zhangf8209d32022-05-09 09:28:02 -07002183source "arch/arm/mach-bcmbca/Kconfig"
2184
Thomas Fitzsimmons894c3ad2018-06-08 17:59:45 -04002185source "arch/arm/mach-bcmstb/Kconfig"
2186
Masahiro Yamadaddf6bd42015-03-19 19:42:56 +09002187source "arch/arm/mach-davinci/Kconfig"
Simon Glass34e609c2015-02-05 21:41:39 -07002188
Thomas Abraham77b55e82015-08-03 17:58:00 +05302189source "arch/arm/mach-exynos/Kconfig"
Masahiro Yamada72df68c2014-08-31 07:11:00 +09002190
Nick Hawkins4276c9b2022-06-08 16:21:34 -05002191source "arch/arm/mach-hpe/gxp/Kconfig"
2192
Masahiro Yamada72a8ff42015-02-20 17:04:08 +09002193source "arch/arm/mach-highbank/Kconfig"
Masahiro Yamadaef2b6942014-08-31 07:11:07 +09002194
Yang Xiwene90711f2023-04-01 19:17:33 +08002195source "arch/arm/mach-histb/Kconfig"
2196
Masahiro Yamada5cbbd9b2015-04-21 21:59:36 +09002197source "arch/arm/mach-integrator/Kconfig"
2198
Robert Markoe479a7d2020-07-06 10:37:54 +02002199source "arch/arm/mach-ipq40xx/Kconfig"
2200
Lokesh Vutla586bde92018-08-27 15:57:08 +05302201source "arch/arm/mach-k3/Kconfig"
2202
Masahiro Yamada39a72342015-02-20 17:04:11 +09002203source "arch/arm/mach-keystone/Kconfig"
Masahiro Yamadac338f092014-08-31 07:11:05 +09002204
Masahiro Yamada56f86e32015-02-20 17:04:06 +09002205source "arch/arm/mach-kirkwood/Kconfig"
Masahiro Yamada47539e22014-08-31 07:10:59 +09002206
Trevor Woernerb3d9a8b2020-05-06 08:02:36 -04002207source "arch/arm/mach-lpc32xx/Kconfig"
Vladimir Zapolskiyee54dfe2018-09-17 21:43:03 +03002208
Stefan Roesec3d89142015-08-25 13:18:38 +02002209source "arch/arm/mach-mvebu/Kconfig"
2210
Suneel Garapati03c22882019-10-19 18:37:55 -07002211source "arch/arm/mach-octeontx/Kconfig"
Suneel Garapati0a668f62019-10-19 18:47:37 -07002212
2213source "arch/arm/mach-octeontx2/Kconfig"
2214
York Sun0a37cf82016-09-26 08:09:27 -07002215source "arch/arm/cpu/armv7/ls102xa/Kconfig"
2216
Magnus Lilja3159ec62018-05-11 14:06:54 +02002217source "arch/arm/mach-imx/mx3/Kconfig"
2218
Peng Fan7a7391f2018-01-10 13:20:19 +08002219source "arch/arm/mach-imx/mx5/Kconfig"
Adrian Alonso1a8150d2015-09-03 11:49:28 -05002220
Stefano Babic552a8482017-06-29 10:16:06 +02002221source "arch/arm/mach-imx/mx6/Kconfig"
Boris BREZILLON89ebc822015-03-04 13:13:03 +01002222
Peng Fan7a7391f2018-01-10 13:20:19 +08002223source "arch/arm/mach-imx/mx7/Kconfig"
2224
2225source "arch/arm/mach-imx/mx7ulp/Kconfig"
2226
Peng Fanb2b8b9b2018-10-18 14:28:08 +02002227source "arch/arm/mach-imx/imx8/Kconfig"
2228
Peng Fancd357ad2018-11-20 10:19:25 +00002229source "arch/arm/mach-imx/imx8m/Kconfig"
Andrej Rosano424ee3d2015-04-08 18:56:29 +02002230
Peng Fan19b990b2021-08-07 16:00:30 +08002231source "arch/arm/mach-imx/imx8ulp/Kconfig"
2232
Peng Fan881df6e2022-07-26 16:40:39 +08002233source "arch/arm/mach-imx/imx9/Kconfig"
2234
Giulio Benetti77eb9a92020-01-10 15:51:47 +01002235source "arch/arm/mach-imx/imxrt/Kconfig"
2236
Stefan Agnerc5343d42018-02-06 09:44:34 +01002237source "arch/arm/mach-imx/mxs/Kconfig"
2238
Tom Rini983e3702016-11-07 21:34:54 -05002239source "arch/arm/mach-omap2/Kconfig"
Madan Srinivas63847262016-05-19 19:10:43 -05002240
York Sunda28e582016-09-26 08:09:24 -07002241source "arch/arm/cpu/armv8/fsl-layerscape/Kconfig"
2242
Masahiro Yamada3e93b4e2015-02-20 17:04:09 +09002243source "arch/arm/mach-orion5x/Kconfig"
Masahiro Yamada22f2be72014-08-31 07:11:06 +09002244
Manivannan Sadhasivam97775d22018-06-14 23:38:31 +05302245source "arch/arm/mach-owl/Kconfig"
2246
Nobuhiro Iwamatsubadbb632015-10-09 16:40:09 +09002247source "arch/arm/mach-rmobile/Kconfig"
Masahiro Yamadaf40b9892014-08-31 07:10:57 +09002248
Beniamino Galvanibfcef282016-05-08 08:30:16 +02002249source "arch/arm/mach-meson/Kconfig"
2250
Ryder Leecbd2fba2018-11-15 10:07:52 +08002251source "arch/arm/mach-mediatek/Kconfig"
2252
Tuomas Tynkkynen32f11822017-09-19 23:18:07 +03002253source "arch/arm/mach-qemu/Kconfig"
2254
Simon Glass2444dae2015-08-30 16:55:38 -06002255source "arch/arm/mach-rockchip/Kconfig"
2256
Minkyu Kang225f5ee2015-11-20 15:24:57 +09002257source "arch/arm/mach-s5pc1xx/Kconfig"
Simon Glass311757b2014-10-07 22:01:50 -06002258
Mateusz Kulikowski08592132016-03-31 23:12:32 +02002259source "arch/arm/mach-snapdragon/Kconfig"
2260
Masahiro Yamada7865f4b2015-04-21 20:38:20 +09002261source "arch/arm/mach-socfpga/Kconfig"
2262
Patrice Chotard94e9a4e2017-02-21 13:37:04 +01002263source "arch/arm/mach-sti/Kconfig"
2264
Vikas Manocha0a61ee82016-01-15 17:49:06 -08002265source "arch/arm/mach-stm32/Kconfig"
2266
Patrick Delaunay2514c2d2018-03-12 10:46:10 +01002267source "arch/arm/mach-stm32mp/Kconfig"
2268
Masahiro Yamada3abfd882017-04-28 19:42:18 +09002269source "arch/arm/mach-sunxi/Kconfig"
2270
Masahiro Yamada09f455d2015-02-20 17:04:04 +09002271source "arch/arm/mach-tegra/Kconfig"
Masahiro Yamadaddd960e2014-08-31 07:10:56 +09002272
Stephan Gerhold689088f2020-01-04 18:45:17 +01002273source "arch/arm/mach-u8500/Kconfig"
2274
Masahiro Yamada4c425572015-02-27 02:26:42 +09002275source "arch/arm/mach-uniphier/Kconfig"
Masahiro Yamada66cba042014-10-03 19:21:07 +09002276
Stefan Agner7966b432017-03-13 18:41:36 -07002277source "arch/arm/cpu/armv7/vf610/Kconfig"
2278
Masahiro Yamada0107f242015-03-16 16:43:22 +09002279source "arch/arm/mach-zynq/Kconfig"
Masahiro Yamadaddd960e2014-08-31 07:10:56 +09002280
Michal Simek274ccb52019-01-17 08:22:43 +01002281source "arch/arm/mach-zynqmp/Kconfig"
2282
Michal Simekec48b6c2018-08-22 14:55:27 +02002283source "arch/arm/mach-versal/Kconfig"
2284
Michal Simekf6aebdf2022-09-19 14:21:02 +02002285source "arch/arm/mach-versal-net/Kconfig"
2286
Michal Simek1d6c54e2018-04-12 17:39:46 +02002287source "arch/arm/mach-zynqmp-r5/Kconfig"
2288
Hans de Goedeea624e12014-11-14 09:34:30 +01002289source "arch/arm/cpu/armv7/Kconfig"
2290
Linus Walleij23b58772015-03-09 10:53:21 +01002291source "arch/arm/cpu/armv8/Kconfig"
2292
Stefano Babic552a8482017-06-29 10:16:06 +02002293source "arch/arm/mach-imx/Kconfig"
Boris BREZILLONa05a6042015-03-04 13:13:04 +01002294
Stefan Bosch95e9a8e2020-07-10 19:07:26 +02002295source "arch/arm/mach-nexell/Kconfig"
2296
Jim Liu84335542022-04-19 13:32:19 +08002297source "arch/arm/mach-npcm/Kconfig"
2298
Usama Arif565add12020-08-12 16:12:53 +01002299source "board/armltd/total_compute/Kconfig"
Rui Miguel Silvaf98457d2022-05-11 10:55:41 +01002300source "board/armltd/corstone1000/Kconfig"
Heiko Schocherd8ccbe92016-06-07 08:31:25 +02002301source "board/bosch/shc/Kconfig"
Sjoerd Simons45123802019-02-25 15:33:00 +00002302source "board/bosch/guardian/Kconfig"
Suneel Garapati03c22882019-10-19 18:37:55 -07002303source "board/Marvell/octeontx/Kconfig"
Suneel Garapati0a668f62019-10-19 18:47:37 -07002304source "board/Marvell/octeontx2/Kconfig"
Kristian Amlie15e30102021-09-07 08:37:51 +02002305source "board/armltd/vexpress/Kconfig"
Masahiro Yamadadd840582014-07-30 14:08:14 +09002306source "board/armltd/vexpress64/Kconfig"
Alex Nemirovsky7d706a82020-01-30 12:34:59 -08002307source "board/cortina/presidio-asic/Kconfig"
Linus Walleij6f63c292023-04-24 09:38:30 +02002308source "board/broadcom/bcmns/Kconfig"
Rayagonda Kokatanur291635a2020-07-15 22:48:55 +05302309source "board/broadcom/bcmns3/Kconfig"
Sergey Temerkhanov746f9852015-10-14 09:55:50 -07002310source "board/cavium/thunderx/Kconfig"
Felix Brack85ab0452018-01-23 18:27:22 +01002311source "board/eets/pdu001/Kconfig"
Bin Meng6f332762018-10-15 02:21:18 -07002312source "board/emulation/qemu-arm/Kconfig"
Prabhakar Kushwaha44937212015-11-09 16:42:07 +05302313source "board/freescale/ls2080aqds/Kconfig"
2314source "board/freescale/ls2080ardb/Kconfig"
Ashish Kumare84a3242017-08-31 16:12:54 +05302315source "board/freescale/ls1088a/Kconfig"
Yuantian Tang353f36d2019-04-10 16:43:34 +08002316source "board/freescale/ls1028a/Kconfig"
Wang Huan550e3dc2014-09-05 13:52:44 +08002317source "board/freescale/ls1021aqds/Kconfig"
Shaohui Xie02b5d2e2015-11-11 17:58:37 +08002318source "board/freescale/ls1043aqds/Kconfig"
Wang Huanc8a7d9d2014-09-05 13:52:45 +08002319source "board/freescale/ls1021atwr/Kconfig"
Jianchao Wang87821222019-07-19 00:30:01 +03002320source "board/freescale/ls1021atsn/Kconfig"
Feng Li20c700f2016-11-03 14:15:17 +08002321source "board/freescale/ls1021aiot/Kconfig"
Shaohui Xie126fe702016-09-07 17:56:14 +08002322source "board/freescale/ls1046aqds/Kconfig"
Mingkai Huf3a8e2b2015-10-26 19:47:52 +08002323source "board/freescale/ls1043ardb/Kconfig"
Mingkai Hudd029362016-09-07 18:47:28 +08002324source "board/freescale/ls1046ardb/Kconfig"
Vabhav Sharmad90c7ac2019-06-06 12:35:28 +00002325source "board/freescale/ls1046afrwy/Kconfig"
Prabhakar Kushwaha9d044fc2016-06-03 18:41:34 +05302326source "board/freescale/ls1012aqds/Kconfig"
Prabhakar Kushwaha3b6e3892016-06-03 18:41:35 +05302327source "board/freescale/ls1012ardb/Kconfig"
Prabhakar Kushwahaff78aa22016-06-03 18:41:36 +05302328source "board/freescale/ls1012afrdm/Kconfig"
Priyanka Jain58c3e622018-11-28 13:04:27 +00002329source "board/freescale/lx2160a/Kconfig"
Marcin Niestrojab38bf62017-01-25 09:53:08 +01002330source "board/grinn/chiliboard/Kconfig"
Tom Rini345243e2015-09-02 15:32:20 -04002331source "board/hisilicon/hikey/Kconfig"
Manivannan Sadhasivamc62c7ef2019-08-02 20:40:09 +05302332source "board/hisilicon/hikey960/Kconfig"
Jorge Ramirez-Ortizd7542542017-06-26 15:52:49 +02002333source "board/hisilicon/poplar/Kconfig"
Ladislav Michla96c08f2017-04-01 17:17:16 +02002334source "board/isee/igep003x/Kconfig"
Michael Walle4ceb5c62020-10-15 23:08:57 +02002335source "board/kontron/sl28/Kconfig"
Parthiban Nallathambi10e959a2020-07-27 16:48:41 +02002336source "board/myir/mys_6ulx/Kconfig"
Tom Rini4982e122022-11-19 18:45:26 -05002337source "board/samsung/common/Kconfig"
Tom Rini3a21d452022-06-10 22:59:35 -04002338source "board/siemens/common/Kconfig"
Navin Sankar Velliangiria3a0bc82021-05-18 09:03:20 +05302339source "board/seeed/npi_imx6ull/Kconfig"
Masami Hiramatsu5cd4a352021-06-04 18:45:10 +09002340source "board/socionext/developerbox/Kconfig"
Vikas Manocha9fa32b12014-11-18 10:42:22 -08002341source "board/st/stv0991/Kconfig"
Enric Balletbò i Serra9d1b2982015-09-07 07:43:20 +02002342source "board/tcl/sl50/Kconfig"
Mathew McBridea1d2fd32022-01-31 18:34:43 +05302343source "board/traverse/ten64/Kconfig"
Parthiban Nallathambid8d33b62019-04-18 00:04:09 +02002344source "board/variscite/dart_6ul/Kconfig"
Yegor Yefremov6ce89322015-05-29 19:27:29 +02002345source "board/vscom/baltos/Kconfig"
liu haoe3aafef2019-10-31 07:51:08 +00002346source "board/phytium/durian/Kconfig"
weichangzhengb9d0f002022-03-02 15:09:05 +08002347source "board/phytium/pomelo/Kconfig"
Andrii Anisov770a8ee2020-08-06 12:42:47 +03002348source "board/xen/xenguest_arm64/Kconfig"
Masahiro Yamadadd840582014-07-30 14:08:14 +09002349
Masahiro Yamada51b17d42014-09-01 11:06:34 +09002350source "arch/arm/Kconfig.debug"
2351
Masahiro Yamadadd840582014-07-30 14:08:14 +09002352endmenu