blob: d192d76f3b86231bca9725bd24a5598709f52277 [file] [log] [blame]
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +00001/*
2 * Copyright 2011-2012 Freescale Semiconductor, Inc.
3 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +00005 */
6
7/*
8 * BSC9131 RDB board configuration file
9 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +000014#define CONFIG_NAND_FSL_IFC
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +000015
16#ifdef CONFIG_SPIFLASH
17#define CONFIG_RAMBOOT_SPIFLASH
18#define CONFIG_SYS_RAMBOOT
19#define CONFIG_SYS_EXTRA_ENV_RELOC
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +053020#define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +000021#endif
22
Prabhakar Kushwahaf1593262013-04-16 13:28:25 +053023#ifdef CONFIG_NAND
Prabhakar Kushwahaf1593262013-04-16 13:28:25 +053024#define CONFIG_SPL_INIT_MINIMAL
Prabhakar Kushwahafbe76ae2013-12-11 12:42:11 +053025#define CONFIG_SPL_NAND_BOOT
Prabhakar Kushwahaf1593262013-04-16 13:28:25 +053026#define CONFIG_SPL_FLUSH_IMAGE
27#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
28
Prabhakar Kushwahaf1593262013-04-16 13:28:25 +053029#define CONFIG_SPL_TEXT_BASE 0xFFFFE000
30#define CONFIG_SPL_MAX_SIZE 8192
31#define CONFIG_SPL_RELOC_TEXT_BASE 0x00100000
32#define CONFIG_SPL_RELOC_STACK 0x00100000
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +053033#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000)
Prabhakar Kushwahaf1593262013-04-16 13:28:25 +053034#define CONFIG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE)
35#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
36#define CONFIG_SYS_NAND_U_BOOT_OFFS 0
37#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +000038#endif
39
Prabhakar Kushwahaf1593262013-04-16 13:28:25 +053040#ifdef CONFIG_SPL_BUILD
41#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
42#else
43#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
44#endif
45
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +000046/* High Level Configuration Options */
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +000047
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +000048#define CONFIG_ENV_OVERWRITE
49
50#define CONFIG_DDR_CLK_FREQ 66666666 /* DDRCLK on 9131 RDB */
Priyanka Jain087cf442013-04-01 12:12:45 +053051#if defined(CONFIG_SYS_CLK_100)
52#define CONFIG_SYS_CLK_FREQ 100000000 /* SYSCLK for 9131 RDB */
53#else
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +000054#define CONFIG_SYS_CLK_FREQ 66666666 /* SYSCLK for 9131 RDB */
Priyanka Jain087cf442013-04-01 12:12:45 +053055#endif
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +000056
57#define CONFIG_HWCONFIG
58/*
59 * These can be toggled for performance analysis, otherwise use default.
60 */
61#define CONFIG_L2_CACHE /* toggle L2 cache */
62#define CONFIG_BTB /* enable branch predition */
63
64#define CONFIG_SYS_MEMTEST_START 0x01000000 /* memtest works on */
65#define CONFIG_SYS_MEMTEST_END 0x01ffffff
66
67/* DDR Setup */
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +000068#undef CONFIG_SYS_DDR_RAW_TIMING
69#undef CONFIG_DDR_SPD
70#define CONFIG_SYS_SPD_BUS_NUM 0
71#define SPD_EEPROM_ADDRESS 0x52 /* I2C access */
72
73#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
74
75#ifndef __ASSEMBLY__
76extern unsigned long get_sdram_size(void);
77#endif
78#define CONFIG_SYS_SDRAM_SIZE get_sdram_size() /* DDR size */
79#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
80#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
81
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +000082#define CONFIG_DIMM_SLOTS_PER_CTLR 1
83#define CONFIG_CHIP_SELECTS_PER_CTRL 1
84
85#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
86#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
87#define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
88
89#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
90#define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
91#define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
92#define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
93
94#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
95#define CONFIG_SYS_DDR_SR_CNTR 0x00000000
96#define CONFIG_SYS_DDR_RCW_1 0x00000000
97#define CONFIG_SYS_DDR_RCW_2 0x00000000
98#define CONFIG_SYS_DDR_CONTROL 0xC70C0000 /* Type = DDR3 */
99#define CONFIG_SYS_DDR_CONTROL_2 0x24401000
100#define CONFIG_SYS_DDR_TIMING_4 0x00000001
101#define CONFIG_SYS_DDR_TIMING_5 0x02401400
102
103#define CONFIG_SYS_DDR_TIMING_3_800 0x00030000
104#define CONFIG_SYS_DDR_TIMING_0_800 0x00110104
105#define CONFIG_SYS_DDR_TIMING_1_800 0x6f6b8644
106#define CONFIG_SYS_DDR_TIMING_2_800 0x0fa888cf
107#define CONFIG_SYS_DDR_CLK_CTRL_800 0x03000000
108#define CONFIG_SYS_DDR_MODE_1_800 0x00441420
109#define CONFIG_SYS_DDR_MODE_2_800 0x8000c000
110#define CONFIG_SYS_DDR_INTERVAL_800 0x0c300100
111#define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8675f608
112
113/*
114 * Base addresses -- Note these are effective addresses where the
115 * actual resources get mapped (not physical addresses)
116 */
117/* relocated CCSRBAR */
118#define CONFIG_SYS_CCSRBAR CONFIG_SYS_CCSRBAR_DEFAULT
119#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR_DEFAULT
120
121#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses */
122 /* CONFIG_SYS_IMMR */
Priyanka Jain765b0bd2013-04-04 09:31:54 +0530123/* DSP CCSRBAR */
124#define CONFIG_SYS_FSL_DSP_CCSRBAR CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
125#define CONFIG_SYS_FSL_DSP_CCSRBAR_PHYS CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000126
127/*
128 * Memory map
129 *
130 * 0x0000_0000 0x3FFF_FFFF DDR 1G cacheable
131 * 0x8800_0000 0x8810_0000 IFC internal SRAM 1M
Priyanka Jain765b0bd2013-04-04 09:31:54 +0530132 * 0xB000_0000 0xB0FF_FFFF DSP core M2 memory 16M
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000133 * 0xC100_0000 0xC13F_FFFF MAPLE-2F 4M
134 * 0xC1F0_0000 0xC1F3_FFFF PA L2 SRAM Region 0 256K
135 * 0xC1F8_0000 0xC1F9_FFFF PA L2 SRAM Region 1 128K
136 * 0xFED0_0000 0xFED0_3FFF SEC Secured RAM 16K
Priyanka Jain765b0bd2013-04-04 09:31:54 +0530137 * 0xFF60_0000 0xFF6F_FFFF DSP CCSR 1M
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000138 * 0xFF70_0000 0xFF7F_FFFF PA CCSR 1M
139 * 0xFF80_0000 0xFFFF_FFFF Boot Page & NAND flash buffer 8M
140 *
141 */
142
143/*
144 * IFC Definitions
145 */
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000146
147/* NAND Flash on IFC */
148#define CONFIG_SYS_NAND_BASE 0xff800000
149#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
150
151#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
152 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit*/ \
153 | CSPR_MSEL_NAND /* MSEL = NAND */ \
154 | CSPR_V)
155#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
156
157#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
158 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
159 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
160 | CSOR_NAND_RAL_2 /* RAL = 2Byes */ \
161 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
162 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
163 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
164
165/* NAND Flash Timing Params */
Prabhakar Kushwaha4544fd22013-09-10 17:33:12 +0530166#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x03) \
167 | FTIM0_NAND_TWP(0x05) \
168 | FTIM0_NAND_TWCHT(0x02) \
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000169 | FTIM0_NAND_TWH(0x04))
Prabhakar Kushwaha4544fd22013-09-10 17:33:12 +0530170#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x1C) \
171 | FTIM1_NAND_TWBE(0x1E) \
172 | FTIM1_NAND_TRR(0x07) \
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000173 | FTIM1_NAND_TRP(0x05))
174#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x08) \
175 | FTIM2_NAND_TREH(0x04) \
Prabhakar Kushwaha4544fd22013-09-10 17:33:12 +0530176 | FTIM2_NAND_TWHRE(0x11))
177#define CONFIG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04)
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000178
179#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
180#define CONFIG_SYS_MAX_NAND_DEVICE 1
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000181#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
182
183#define CONFIG_SYS_NAND_DDR_LAW 11
184
185/* Set up IFC registers for boot location NAND */
186#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
187#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
188#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
189#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
190#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
191#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
192#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
193
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000194#define CONFIG_SYS_INIT_RAM_LOCK
195#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
York Sunb39d1212016-04-06 13:22:10 -0700196#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000/* End of used area in RAM */
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000197
York Sunb39d1212016-04-06 13:22:10 -0700198#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000199 - GENERATED_GBL_DATA_SIZE)
200#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
201
Prabhakar Kushwaha9307cba2014-03-31 15:31:48 +0530202#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000203#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/
204
205/* Serial Port */
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000206#undef CONFIG_SERIAL_SOFTWARE_FIFO
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000207#define CONFIG_SYS_NS16550_SERIAL
208#define CONFIG_SYS_NS16550_REG_SIZE 1
209#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Prabhakar Kushwahaf1593262013-04-16 13:28:25 +0530210#ifdef CONFIG_SPL_BUILD
211#define CONFIG_NS16550_MIN_FUNCTIONS
212#endif
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000213
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000214#define CONFIG_SYS_BAUDRATE_TABLE \
215 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
216
217#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
218
Heiko Schocher00f792e2012-10-24 13:48:22 +0200219#define CONFIG_SYS_I2C
220#define CONFIG_SYS_I2C_FSL
221#define CONFIG_SYS_FSL_I2C_SPEED 400000
222#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
223#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000224
225/* I2C EEPROM */
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000226#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
227#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
228#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
229
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000230/* eSPI - Enhanced SPI */
231#ifdef CONFIG_FSL_ESPI
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000232#define CONFIG_SF_DEFAULT_SPEED 10000000
233#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
234#endif
235
236#if defined(CONFIG_TSEC_ENET)
237
238#define CONFIG_MII /* MII PHY management */
239#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
240#define CONFIG_TSEC1 1
241#define CONFIG_TSEC1_NAME "eTSEC1"
242#define CONFIG_TSEC2 1
243#define CONFIG_TSEC2_NAME "eTSEC2"
244
245#define TSEC1_PHY_ADDR 0
246#define TSEC2_PHY_ADDR 3
247
248#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
249#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
250
251#define TSEC1_PHYIDX 0
252
253#define TSEC2_PHYIDX 0
254
255#define CONFIG_ETHPRIME "eTSEC1"
256
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000257#endif /* CONFIG_TSEC_ENET */
258
259/*
260 * Environment
261 */
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000262#if defined(CONFIG_RAMBOOT_SPIFLASH)
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000263#define CONFIG_ENV_SPI_BUS 0
264#define CONFIG_ENV_SPI_CS 0
265#define CONFIG_ENV_SPI_MAX_HZ 10000000
266#define CONFIG_ENV_SPI_MODE 0
267#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
268#define CONFIG_ENV_SECT_SIZE 0x10000
269#define CONFIG_ENV_SIZE 0x2000
Prabhakar Kushwahaf1593262013-04-16 13:28:25 +0530270#elif defined(CONFIG_NAND)
Prabhakar Kushwahaf1593262013-04-16 13:28:25 +0530271#define CONFIG_SYS_EXTRA_ENV_RELOC
272#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +0530273#define CONFIG_ENV_OFFSET ((768 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
Prabhakar Kushwahaf1593262013-04-16 13:28:25 +0530274#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
275#elif defined(CONFIG_SYS_RAMBOOT)
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000276#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Prabhakar Kushwahaf1593262013-04-16 13:28:25 +0530277#define CONFIG_ENV_SIZE 0x2000
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000278#endif
279
280#define CONFIG_LOADS_ECHO /* echo on for serial download */
281#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
282
283/*
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000284 * Miscellaneous configurable options
285 */
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000286#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000287
288#if defined(CONFIG_CMD_KGDB)
289#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
290#else
291#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
292#endif
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000293#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000294
295/*
296 * For booting Linux, the board info and command line data
297 * have to be in the first 64 MB of memory, since this is
298 * the maximum mapped by the Linux kernel during initialization.
299 */
300#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
301#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
302
303#if defined(CONFIG_CMD_KGDB)
304#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000305#endif
306
Tom Rini8850c5d2017-05-12 22:33:27 -0400307#ifdef CONFIG_USB_EHCI_HCD
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000308#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
309#define CONFIG_USB_EHCI_FSL
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000310#define CONFIG_HAS_FSL_DR_USB
311#endif
312
313/*
Ashish Kumar7ac1a242014-10-07 18:02:23 +0530314 * Dynamic MTD Partition support with mtdparts
315 */
316#define CONFIG_MTD_DEVICE
317#define CONFIG_MTD_PARTITIONS
Ashish Kumar7ac1a242014-10-07 18:02:23 +0530318
319/*
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000320 * Environment Configuration
321 */
322
323#if defined(CONFIG_TSEC_ENET)
324#define CONFIG_HAS_ETH0
325#endif
326
327#define CONFIG_HOSTNAME BSC9131rdb
328#define CONFIG_ROOTPATH "/opt/nfsroot"
329#define CONFIG_BOOTFILE "uImage"
330#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
331
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000332#define CONFIG_EXTRA_ENV_SETTINGS \
333 "netdev=eth0\0" \
334 "uboot=" CONFIG_UBOOTPATH "\0" \
335 "loadaddr=1000000\0" \
336 "bootfile=uImage\0" \
337 "consoledev=ttyS0\0" \
338 "ramdiskaddr=2000000\0" \
339 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500340 "fdtaddr=1e00000\0" \
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000341 "fdtfile=bsc9131rdb.dtb\0" \
342 "bdev=sda1\0" \
343 "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" \
Priyanka Jain1d2949a2013-04-04 14:40:32 +0530344 "bootm_size=0x37000000\0" \
345 "othbootargs=ramdisk_size=600000 " \
346 "default_hugepagesz=256m hugepagesz=256m hugepages=1\0" \
Prabhakar Kushwaha7530d342012-04-24 20:17:15 +0000347 "usbext2boot=setenv bootargs root=/dev/ram rw " \
348 "console=$consoledev,$baudrate $othbootargs; " \
349 "usb start;" \
350 "ext2load usb 0:4 $loadaddr $bootfile;" \
351 "ext2load usb 0:4 $fdtaddr $fdtfile;" \
352 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
353 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
354
355#define CONFIG_RAMBOOTCOMMAND \
356 "setenv bootargs root=/dev/ram rw " \
357 "console=$consoledev,$baudrate $othbootargs; " \
358 "tftp $ramdiskaddr $ramdiskfile;" \
359 "tftp $loadaddr $bootfile;" \
360 "tftp $fdtaddr $fdtfile;" \
361 "bootm $loadaddr $ramdiskaddr $fdtaddr"
362
363#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
364
365#endif /* __CONFIG_H */