blob: 0b3bd759b66e0a998290a0824379566d6d1ae5ed [file] [log] [blame]
Andy Fleming67431052007-04-23 02:54:25 -05001/*
Kumar Gala5f7bbd12011-01-04 18:01:49 -06002 * Copyright 2004-2007, 2010-2011 Freescale Semiconductor.
Andy Fleming67431052007-04-23 02:54:25 -05003 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02004 * SPDX-License-Identifier: GPL-2.0+
Andy Fleming67431052007-04-23 02:54:25 -05005 */
6
7/*
8 * mpc8568mds board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Kumar Gala5f7bbd12011-01-04 18:01:49 -060013#define CONFIG_SYS_SRIO
14#define CONFIG_SRIO1 /* SRIO port 1 */
15
Haiying Wang1563f562007-11-14 15:52:06 -050016#define CONFIG_PCI1 1 /* PCI controller */
17#define CONFIG_PCIE1 1 /* PCIE controller */
18#define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000019#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala8ff3de62007-12-07 12:17:34 -060020#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala0151cba2008-10-21 11:33:58 -050021#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Andy Flemingb96c83d2007-08-15 20:03:34 -050022#define CONFIG_QE /* Enable QE */
Andy Fleming67431052007-04-23 02:54:25 -050023#define CONFIG_ENV_OVERWRITE
Andy Fleming67431052007-04-23 02:54:25 -050024
Andy Fleming67431052007-04-23 02:54:25 -050025#ifndef __ASSEMBLY__
26extern unsigned long get_clock_freq(void);
27#endif /*Replace a call to get_clock_freq (after it is implemented)*/
28#define CONFIG_SYS_CLK_FREQ 66000000 /*TODO: restore if wanting to read from BCSR: get_clock_freq()*/ /* sysclk for MPC85xx */
29
30/*
31 * These can be toggled for performance analysis, otherwise use default.
32 */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020033#define CONFIG_L2_CACHE /* toggle L2 cache */
Haiying Wang7a1ac412007-08-23 15:20:54 -040034#define CONFIG_BTB /* toggle branch predition */
Andy Fleming67431052007-04-23 02:54:25 -050035
36/*
37 * Only possible on E500 Version 2 or newer cores.
38 */
39#define CONFIG_ENABLE_36BIT_PHYS 1
40
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020041#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
42#define CONFIG_SYS_MEMTEST_END 0x00400000
Andy Fleming67431052007-04-23 02:54:25 -050043
Timur Tabie46fedf2011-08-04 18:03:41 -050044#define CONFIG_SYS_CCSRBAR 0xe0000000
45#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Andy Fleming67431052007-04-23 02:54:25 -050046
Jon Loeligere6f5b352008-03-18 13:51:05 -050047/* DDR Setup */
Jon Loeligere6f5b352008-03-18 13:51:05 -050048#undef CONFIG_FSL_DDR_INTERACTIVE
49#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
50#define CONFIG_DDR_SPD
Dave Liu9b0ad1b2008-10-28 17:53:38 +080051#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Jon Loeligere6f5b352008-03-18 13:51:05 -050052
53#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
54
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020055#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
56#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Andy Fleming67431052007-04-23 02:54:25 -050057
Jon Loeligere6f5b352008-03-18 13:51:05 -050058#define CONFIG_DIMM_SLOTS_PER_CTLR 1
59#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Andy Fleming67431052007-04-23 02:54:25 -050060
Jon Loeligere6f5b352008-03-18 13:51:05 -050061/* I2C addresses of SPD EEPROMs */
62#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
63
64/* Make sure required options are set */
Andy Fleming67431052007-04-23 02:54:25 -050065#ifndef CONFIG_SPD_EEPROM
66#error ("CONFIG_SPD_EEPROM is required")
67#endif
68
69#undef CONFIG_CLOCKS_IN_MHZ
70
Andy Fleming67431052007-04-23 02:54:25 -050071/*
72 * Local Bus Definitions
73 */
74
75/*
76 * FLASH on the Local Bus
77 * Two banks, 8M each, using the CFI driver.
78 * Boot from BR0/OR0 bank at 0xff00_0000
79 * Alternate BR1/OR1 bank at 0xff80_0000
80 *
81 * BR0, BR1:
82 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
83 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
84 * Port Size = 16 bits = BRx[19:20] = 10
85 * Use GPCM = BRx[24:26] = 000
86 * Valid = BRx[31] = 1
87 *
88 * 0 4 8 12 16 20 24 28
89 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
90 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
91 *
92 * OR0, OR1:
93 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
94 * Reserved ORx[17:18] = 11, confusion here?
95 * CSNT = ORx[20] = 1
96 * ACS = half cycle delay = ORx[21:22] = 11
97 * SCY = 6 = ORx[24:27] = 0110
98 * TRLX = use relaxed timing = ORx[29] = 1
99 * EAD = use external address latch delay = OR[31] = 1
100 *
101 * 0 4 8 12 16 20 24 28
102 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
103 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104#define CONFIG_SYS_BCSR_BASE 0xf8000000
Andy Fleming67431052007-04-23 02:54:25 -0500105
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106#define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */
Andy Fleming67431052007-04-23 02:54:25 -0500107
108/*Chip select 0 - Flash*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200109#define CONFIG_SYS_BR0_PRELIM 0xfe001001
110#define CONFIG_SYS_OR0_PRELIM 0xfe006ff7
Andy Fleming67431052007-04-23 02:54:25 -0500111
112/*Chip slelect 1 - BCSR*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113#define CONFIG_SYS_BR1_PRELIM 0xf8000801
114#define CONFIG_SYS_OR1_PRELIM 0xffffe9f7
Andy Fleming67431052007-04-23 02:54:25 -0500115
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116/*#define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE} */
117#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
118#define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
119#undef CONFIG_SYS_FLASH_CHECKSUM
120#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
121#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Andy Fleming67431052007-04-23 02:54:25 -0500122
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200123#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Andy Fleming67431052007-04-23 02:54:25 -0500124
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200125#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200126#define CONFIG_SYS_FLASH_CFI
127#define CONFIG_SYS_FLASH_EMPTY_INFO
Andy Fleming67431052007-04-23 02:54:25 -0500128
Andy Fleming67431052007-04-23 02:54:25 -0500129/*
130 * SDRAM on the LocalBus
131 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
133#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Andy Fleming67431052007-04-23 02:54:25 -0500134
Andy Fleming67431052007-04-23 02:54:25 -0500135/*Chip select 2 - SDRAM*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136#define CONFIG_SYS_BR2_PRELIM 0xf0001861
137#define CONFIG_SYS_OR2_PRELIM 0xfc006901
Andy Fleming67431052007-04-23 02:54:25 -0500138
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
140#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
141#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
142#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Andy Fleming67431052007-04-23 02:54:25 -0500143
144/*
Andy Fleming67431052007-04-23 02:54:25 -0500145 * Common settings for all Local Bus SDRAM commands.
146 * At run time, either BSMA1516 (for CPU 1.1)
147 * or BSMA1617 (for CPU 1.0) (old)
148 * is OR'ed in too.
149 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500150#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
151 | LSDMR_PRETOACT7 \
152 | LSDMR_ACTTORW7 \
153 | LSDMR_BL8 \
154 | LSDMR_WRC4 \
155 | LSDMR_CL3 \
156 | LSDMR_RFEN \
Andy Fleming67431052007-04-23 02:54:25 -0500157 )
158
159/*
160 * The bcsr registers are connected to CS3 on MDS.
161 * The new memory map places bcsr at 0xf8000000.
162 *
163 * For BR3, need:
164 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
165 * port-size = 8-bits = BR[19:20] = 01
166 * no parity checking = BR[21:22] = 00
167 * GPMC for MSEL = BR[24:26] = 000
168 * Valid = BR[31] = 1
169 *
170 * 0 4 8 12 16 20 24 28
171 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
172 *
173 * For OR3, need:
174 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
175 * disable buffer ctrl OR[19] = 0
176 * CSNT OR[20] = 1
177 * ACS OR[21:22] = 11
178 * XACS OR[23] = 1
179 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
180 * SETA OR[28] = 0
181 * TRLX OR[29] = 1
182 * EHTR OR[30] = 1
183 * EAD extra time OR[31] = 1
184 *
185 * 0 4 8 12 16 20 24 28
186 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
187 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#define CONFIG_SYS_BCSR (0xf8000000)
Andy Fleming67431052007-04-23 02:54:25 -0500189
190/*Chip slelect 4 - PIB*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191#define CONFIG_SYS_BR4_PRELIM 0xf8008801
192#define CONFIG_SYS_OR4_PRELIM 0xffffe9f7
Andy Fleming67431052007-04-23 02:54:25 -0500193
194/*Chip select 5 - PIB*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200195#define CONFIG_SYS_BR5_PRELIM 0xf8010801
196#define CONFIG_SYS_OR5_PRELIM 0xffff69f7
Andy Fleming67431052007-04-23 02:54:25 -0500197
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#define CONFIG_SYS_INIT_RAM_LOCK 1
199#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200200#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Andy Fleming67431052007-04-23 02:54:25 -0500201
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200202#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Andy Fleming67431052007-04-23 02:54:25 -0500204
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
York Suncdab5e92017-06-09 12:50:26 -0700206#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Andy Fleming67431052007-04-23 02:54:25 -0500207
208/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_NS16550_SERIAL
210#define CONFIG_SYS_NS16550_REG_SIZE 1
211#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Andy Fleming67431052007-04-23 02:54:25 -0500212
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213#define CONFIG_SYS_BAUDRATE_TABLE \
Andy Fleming67431052007-04-23 02:54:25 -0500214 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
215
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200216#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
217#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Andy Fleming67431052007-04-23 02:54:25 -0500218
Andy Fleming67431052007-04-23 02:54:25 -0500219/*
220 * I2C
221 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200222#define CONFIG_SYS_I2C
223#define CONFIG_SYS_I2C_FSL
224#define CONFIG_SYS_FSL_I2C_SPEED 400000
225#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
226#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
227#define CONFIG_SYS_FSL_I2C2_SPEED 400000
228#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
229#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
230#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
Andy Fleming67431052007-04-23 02:54:25 -0500232
233/*
234 * General PCI
235 * Memory Addresses are mapped 1-1. I/O is mapped from 0
236 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600237#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala10795f42008-12-02 16:08:36 -0600238#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600239#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200240#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600241#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600242#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200243#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
244#define CONFIG_SYS_PCI1_IO_SIZE 0x00800000 /* 8M */
Andy Fleming67431052007-04-23 02:54:25 -0500245
Kumar Gala3f6f9d72010-12-17 10:13:19 -0600246#define CONFIG_SYS_PCIE1_NAME "Slot"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600247#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
Kumar Gala10795f42008-12-02 16:08:36 -0600248#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600249#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200250#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600251#define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600252#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200253#define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
254#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
Andy Fleming67431052007-04-23 02:54:25 -0500255
Kumar Gala5f7bbd12011-01-04 18:01:49 -0600256#define CONFIG_SYS_SRIO1_MEM_VIRT 0xC0000000
257#define CONFIG_SYS_SRIO1_MEM_BUS 0xC0000000
258#define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BUS
259#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Andy Fleming67431052007-04-23 02:54:25 -0500260
Andy Flemingda9d4612007-08-14 00:14:25 -0500261#ifdef CONFIG_QE
262/*
263 * QE UEC ethernet configuration
264 */
265#define CONFIG_UEC_ETH
266#ifndef CONFIG_TSEC_ENET
Kim Phillips78b7a8e2010-07-26 18:34:57 -0500267#define CONFIG_ETHPRIME "UEC0"
Andy Flemingda9d4612007-08-14 00:14:25 -0500268#endif
269#define CONFIG_PHY_MODE_NEED_CHANGE
270#define CONFIG_eTSEC_MDIO_BUS
271
272#ifdef CONFIG_eTSEC_MDIO_BUS
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200273#define CONFIG_MIIM_ADDRESS 0xE0024520
Andy Flemingda9d4612007-08-14 00:14:25 -0500274#endif
275
276#define CONFIG_UEC_ETH1 /* GETH1 */
277
278#ifdef CONFIG_UEC_ETH1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200279#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
280#define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE
281#define CONFIG_SYS_UEC1_TX_CLK QE_CLK16
282#define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH
283#define CONFIG_SYS_UEC1_PHY_ADDR 7
Andy Fleming865ff852011-04-13 00:37:12 -0500284#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100285#define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
Andy Flemingda9d4612007-08-14 00:14:25 -0500286#endif
287
288#define CONFIG_UEC_ETH2 /* GETH2 */
289
290#ifdef CONFIG_UEC_ETH2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200291#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
292#define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE
293#define CONFIG_SYS_UEC2_TX_CLK QE_CLK16
294#define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH
295#define CONFIG_SYS_UEC2_PHY_ADDR 1
Andy Fleming865ff852011-04-13 00:37:12 -0500296#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100297#define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
Andy Flemingda9d4612007-08-14 00:14:25 -0500298#endif
299#endif /* CONFIG_QE */
300
Haiying Wangf30ad492007-11-19 10:02:13 -0500301#if defined(CONFIG_PCI)
Andy Fleming67431052007-04-23 02:54:25 -0500302#undef CONFIG_EEPRO100
303#undef CONFIG_TULIP
304
305#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200306#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
Andy Fleming67431052007-04-23 02:54:25 -0500307
308#endif /* CONFIG_PCI */
309
Andy Flemingda9d4612007-08-14 00:14:25 -0500310#if defined(CONFIG_TSEC_ENET)
311
Andy Fleming67431052007-04-23 02:54:25 -0500312#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips255a35772007-05-16 16:52:19 -0500313#define CONFIG_TSEC1 1
314#define CONFIG_TSEC1_NAME "eTSEC0"
315#define CONFIG_TSEC2 1
316#define CONFIG_TSEC2_NAME "eTSEC1"
Andy Fleming67431052007-04-23 02:54:25 -0500317
318#define TSEC1_PHY_ADDR 2
319#define TSEC2_PHY_ADDR 3
320
321#define TSEC1_PHYIDX 0
322#define TSEC2_PHYIDX 0
323
Andy Fleming3a790132007-08-15 20:03:25 -0500324#define TSEC1_FLAGS TSEC_GIGABIT
325#define TSEC2_FLAGS TSEC_GIGABIT
326
Andy Flemingb96c83d2007-08-15 20:03:34 -0500327/* Options are: eTSEC[0-1] */
Andy Fleming67431052007-04-23 02:54:25 -0500328#define CONFIG_ETHPRIME "eTSEC0"
329
330#endif /* CONFIG_TSEC_ENET */
331
332/*
333 * Environment
334 */
York Suncdab5e92017-06-09 12:50:26 -0700335#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200336#define CONFIG_ENV_SIZE 0x2000
York Suncdab5e92017-06-09 12:50:26 -0700337#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Andy Fleming67431052007-04-23 02:54:25 -0500338
339#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200340#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Andy Fleming67431052007-04-23 02:54:25 -0500341
Jon Loeliger2835e512007-06-13 13:22:08 -0500342/*
Jon Loeliger079a1362007-07-10 10:12:10 -0500343 * BOOTP options
344 */
345#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger079a1362007-07-10 10:12:10 -0500346
Andy Fleming67431052007-04-23 02:54:25 -0500347#undef CONFIG_WATCHDOG /* watchdog disabled */
348
349/*
350 * Miscellaneous configurable options
351 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200352#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Andy Fleming67431052007-04-23 02:54:25 -0500353
354/*
355 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500356 * have to be in the first 64 MB of memory, since this is
Andy Fleming67431052007-04-23 02:54:25 -0500357 * the maximum mapped by the Linux kernel during initialization.
358 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500359#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
360#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Andy Fleming67431052007-04-23 02:54:25 -0500361
Jon Loeliger2835e512007-06-13 13:22:08 -0500362#if defined(CONFIG_CMD_KGDB)
Andy Fleming67431052007-04-23 02:54:25 -0500363#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Andy Fleming67431052007-04-23 02:54:25 -0500364#endif
365
366/*
367 * Environment Configuration
368 */
369
370/* The mac addresses for all ethernet interface */
Andy Flemingda9d4612007-08-14 00:14:25 -0500371#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_UEC_ETH)
372#define CONFIG_HAS_ETH0
Andy Fleming67431052007-04-23 02:54:25 -0500373#define CONFIG_HAS_ETH1
Andy Fleming67431052007-04-23 02:54:25 -0500374#define CONFIG_HAS_ETH2
Andy Flemingda9d4612007-08-14 00:14:25 -0500375#define CONFIG_HAS_ETH3
Andy Fleming67431052007-04-23 02:54:25 -0500376#endif
377
378#define CONFIG_IPADDR 192.168.1.253
379
380#define CONFIG_HOSTNAME unknown
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000381#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000382#define CONFIG_BOOTFILE "your.uImage"
Andy Fleming67431052007-04-23 02:54:25 -0500383
384#define CONFIG_SERVERIP 192.168.1.1
385#define CONFIG_GATEWAYIP 192.168.1.1
386#define CONFIG_NETMASK 255.255.255.0
387
388#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
389
Andy Fleming67431052007-04-23 02:54:25 -0500390#define CONFIG_EXTRA_ENV_SETTINGS \
391 "netdev=eth0\0" \
392 "consoledev=ttyS0\0" \
393 "ramdiskaddr=600000\0" \
394 "ramdiskfile=your.ramdisk.u-boot\0" \
395 "fdtaddr=400000\0" \
396 "fdtfile=your.fdt.dtb\0" \
397 "nfsargs=setenv bootargs root=/dev/nfs rw " \
398 "nfsroot=$serverip:$rootpath " \
399 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
400 "console=$consoledev,$baudrate $othbootargs\0" \
401 "ramargs=setenv bootargs root=/dev/ram rw " \
402 "console=$consoledev,$baudrate $othbootargs\0" \
403
Andy Fleming67431052007-04-23 02:54:25 -0500404#define CONFIG_NFSBOOTCOMMAND \
405 "run nfsargs;" \
406 "tftp $loadaddr $bootfile;" \
407 "tftp $fdtaddr $fdtfile;" \
408 "bootm $loadaddr - $fdtaddr"
409
Andy Fleming67431052007-04-23 02:54:25 -0500410#define CONFIG_RAMBOOTCOMMAND \
411 "run ramargs;" \
412 "tftp $ramdiskaddr $ramdiskfile;" \
413 "tftp $loadaddr $bootfile;" \
414 "bootm $loadaddr $ramdiskaddr"
415
416#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
417
418#endif /* __CONFIG_H */