blob: 9e13a2475558bd99e8f4b8936cbbeb9a2ab50cda [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Peter Senna Tschudin6b0071c2017-11-06 19:14:11 +00002/*
3 * Copyright 2017 General Electric Company
4 *
5 * Based on board/freescale/mx53loco/mx53loco.c:
6 *
7 * Copyright (C) 2011 Freescale Semiconductor, Inc.
8 * Jason Liu <r64343@freescale.com>
Peter Senna Tschudin6b0071c2017-11-06 19:14:11 +00009 */
10
11#include <common.h>
12#include <asm/io.h>
13#include <asm/arch/imx-regs.h>
14#include <asm/arch/sys_proto.h>
15#include <asm/arch/crm_regs.h>
16#include <asm/arch/clock.h>
17#include <asm/arch/iomux-mx53.h>
18#include <asm/arch/clock.h>
19#include <linux/errno.h>
20#include <asm/mach-imx/mxc_i2c.h>
21#include <asm/mach-imx/mx5_video.h>
Alex Kiernan9925f1d2018-04-01 09:22:38 +000022#include <environment.h>
Peter Senna Tschudin6b0071c2017-11-06 19:14:11 +000023#include <netdev.h>
24#include <i2c.h>
25#include <mmc.h>
26#include <fsl_esdhc.h>
27#include <asm/gpio.h>
28#include <power/pmic.h>
29#include <dialog_pmic.h>
30#include <fsl_pmic.h>
31#include <linux/fb.h>
32#include <ipu_pixfmt.h>
33#include <watchdog.h>
34#include "ppd_gpio.h"
35#include <stdlib.h>
Martyn Welch647155b2017-11-08 15:59:35 +000036#include "../../ge/common/ge_common.h"
Peter Senna Tschudin6b0071c2017-11-06 19:14:11 +000037#include "../../ge/common/vpd_reader.h"
Peter Senna Tschudin6b0071c2017-11-06 19:14:11 +000038
39#define MX53PPD_LCD_POWER IMX_GPIO_NR(3, 24)
40
41DECLARE_GLOBAL_DATA_PTR;
42
Peter Senna Tschudin6b0071c2017-11-06 19:14:11 +000043static u32 mx53_dram_size[2];
44
45phys_size_t get_effective_memsize(void)
46{
47 /*
48 * WARNING: We must override get_effective_memsize() function here
49 * to report only the size of the first DRAM bank. This is to make
50 * U-Boot relocator place U-Boot into valid memory, that is, at the
51 * end of the first DRAM bank. If we did not override this function
52 * like so, U-Boot would be placed at the address of the first DRAM
53 * bank + total DRAM size - sizeof(uboot), which in the setup where
54 * each DRAM bank contains 512MiB of DRAM would result in placing
55 * U-Boot into invalid memory area close to the end of the first
56 * DRAM bank.
57 */
58 return mx53_dram_size[0];
59}
60
61int dram_init(void)
62{
63 mx53_dram_size[0] = get_ram_size((void *)PHYS_SDRAM_1, 1 << 30);
64 mx53_dram_size[1] = get_ram_size((void *)PHYS_SDRAM_2, 1 << 30);
65
66 gd->ram_size = mx53_dram_size[0] + mx53_dram_size[1];
67
68 return 0;
69}
70
71int dram_init_banksize(void)
72{
73 gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
74 gd->bd->bi_dram[0].size = mx53_dram_size[0];
75
76 gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
77 gd->bd->bi_dram[1].size = mx53_dram_size[1];
78
79 return 0;
80}
81
82u32 get_board_rev(void)
83{
84 return get_cpu_rev() & ~(0xF << 8);
85}
86
87#define UART_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
88 PAD_CTL_PUS_100K_UP | PAD_CTL_ODE)
89
90#ifdef CONFIG_USB_EHCI_MX5
91int board_ehci_hcd_init(int port)
92{
93 /* request VBUS power enable pin, GPIO7_8 */
94 imx_iomux_v3_setup_pad(MX53_PAD_PATA_DA_2__GPIO7_8);
95 gpio_direction_output(IMX_GPIO_NR(7, 8), 1);
96 return 0;
97}
98#endif
99
100static void setup_iomux_fec(void)
101{
102 static const iomux_v3_cfg_t fec_pads[] = {
103 NEW_PAD_CTRL(MX53_PAD_FEC_MDIO__FEC_MDIO, PAD_CTL_HYS |
104 PAD_CTL_DSE_HIGH | PAD_CTL_PUS_22K_UP |
105 PAD_CTL_ODE),
106 NEW_PAD_CTRL(MX53_PAD_FEC_MDC__FEC_MDC, PAD_CTL_DSE_HIGH),
107 NEW_PAD_CTRL(MX53_PAD_FEC_RXD1__FEC_RDATA_1,
108 PAD_CTL_HYS | PAD_CTL_PKE),
109 NEW_PAD_CTRL(MX53_PAD_FEC_RXD0__FEC_RDATA_0,
110 PAD_CTL_HYS | PAD_CTL_PKE),
111 NEW_PAD_CTRL(MX53_PAD_FEC_TXD1__FEC_TDATA_1, PAD_CTL_DSE_HIGH),
112 NEW_PAD_CTRL(MX53_PAD_FEC_TXD0__FEC_TDATA_0, PAD_CTL_DSE_HIGH),
113 NEW_PAD_CTRL(MX53_PAD_FEC_TX_EN__FEC_TX_EN, PAD_CTL_DSE_HIGH),
114 NEW_PAD_CTRL(MX53_PAD_FEC_REF_CLK__FEC_TX_CLK,
115 PAD_CTL_HYS | PAD_CTL_PKE),
116 NEW_PAD_CTRL(MX53_PAD_FEC_RX_ER__FEC_RX_ER,
117 PAD_CTL_HYS | PAD_CTL_PKE),
118 NEW_PAD_CTRL(MX53_PAD_FEC_CRS_DV__FEC_RX_DV,
119 PAD_CTL_HYS | PAD_CTL_PKE),
120 };
121
122 imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
123}
124
Peter Senna Tschudin6b0071c2017-11-06 19:14:11 +0000125#define I2C_PAD_CTRL (PAD_CTL_SRE_FAST | PAD_CTL_DSE_HIGH | \
126 PAD_CTL_PUS_100K_UP | PAD_CTL_ODE)
127
128static void setup_iomux_i2c(void)
129{
130 static const iomux_v3_cfg_t i2c1_pads[] = {
131 NEW_PAD_CTRL(MX53_PAD_CSI0_DAT8__I2C1_SDA, I2C_PAD_CTRL),
132 NEW_PAD_CTRL(MX53_PAD_CSI0_DAT9__I2C1_SCL, I2C_PAD_CTRL),
133 };
134
135 imx_iomux_v3_setup_multiple_pads(i2c1_pads, ARRAY_SIZE(i2c1_pads));
136}
137
138#define I2C_PAD MUX_PAD_CTRL(I2C_PAD_CTRL)
139
140static struct i2c_pads_info i2c_pad_info1 = {
141 .scl = {
142 .i2c_mode = MX53_PAD_EIM_D21__I2C1_SCL | I2C_PAD,
143 .gpio_mode = MX53_PAD_EIM_D28__GPIO3_28 | I2C_PAD,
144 .gp = IMX_GPIO_NR(3, 28)
145 },
146 .sda = {
147 .i2c_mode = MX53_PAD_EIM_D28__I2C1_SDA | I2C_PAD,
148 .gpio_mode = MX53_PAD_EIM_D21__GPIO3_21 | I2C_PAD,
149 .gp = IMX_GPIO_NR(3, 21)
150 }
151};
152
153static int clock_1GHz(void)
154{
155 int ret;
156 u32 ref_clk = MXC_HCLK;
157 /*
158 * After increasing voltage to 1.25V, we can switch
159 * CPU clock to 1GHz and DDR to 400MHz safely
160 */
161 ret = mxc_set_clock(ref_clk, 1000, MXC_ARM_CLK);
162 if (ret) {
163 printf("CPU: Switch CPU clock to 1GHZ failed\n");
164 return -1;
165 }
166
167 ret = mxc_set_clock(ref_clk, 400, MXC_PERIPH_CLK);
168 ret |= mxc_set_clock(ref_clk, 400, MXC_DDR_CLK);
169 if (ret) {
170 printf("CPU: Switch DDR clock to 400MHz failed\n");
171 return -1;
172 }
173
174 return 0;
175}
176
177void ppd_gpio_init(void)
178{
179 int i;
180
181 imx_iomux_v3_setup_multiple_pads(ppd_pads, ARRAY_SIZE(ppd_pads));
182 for (i = 0; i < ARRAY_SIZE(ppd_gpios); ++i)
183 gpio_direction_output(ppd_gpios[i].gpio, ppd_gpios[i].value);
184}
185
186int board_early_init_f(void)
187{
188 setup_iomux_fec();
189 setup_iomux_lcd();
190 ppd_gpio_init();
191
192 return 0;
193}
194
195/*
196 * Do not overwrite the console
197 * Use always serial for U-Boot console
198 */
199int overwrite_console(void)
200{
201 return 1;
202}
203
204#define VPD_TYPE_INVALID 0x00
205#define VPD_BLOCK_NETWORK 0x20
206#define VPD_BLOCK_HWID 0x44
207#define VPD_PRODUCT_PPD 4
208#define VPD_HAS_MAC1 0x1
209#define VPD_MAC_ADDRESS_LENGTH 6
210
211struct vpd_cache {
212 u8 product_id;
213 u8 has;
214 unsigned char mac1[VPD_MAC_ADDRESS_LENGTH];
215};
216
217/*
218 * Extracts MAC and product information from the VPD.
219 */
Peng Fanf026c1d2018-12-09 11:45:02 +0000220static int vpd_callback(struct vpd_cache *userdata, u8 id, u8 version,
221 u8 type, size_t size, u8 const *data)
Peter Senna Tschudin6b0071c2017-11-06 19:14:11 +0000222{
Peng Fanf026c1d2018-12-09 11:45:02 +0000223 struct vpd_cache *vpd = userdata;
Peter Senna Tschudin6b0071c2017-11-06 19:14:11 +0000224
225 if (id == VPD_BLOCK_HWID && version == 1 && type != VPD_TYPE_INVALID &&
226 size >= 1) {
227 vpd->product_id = data[0];
228
229 } else if (id == VPD_BLOCK_NETWORK && version == 1 &&
230 type != VPD_TYPE_INVALID) {
231 if (size >= 6) {
232 vpd->has |= VPD_HAS_MAC1;
233 memcpy(vpd->mac1, data, VPD_MAC_ADDRESS_LENGTH);
234 }
235 }
236
237 return 0;
238}
239
240static void process_vpd(struct vpd_cache *vpd)
241{
242 int fec_index = -1;
243
244 if (vpd->product_id == VPD_PRODUCT_PPD)
245 fec_index = 0;
246
247 if (fec_index >= 0 && (vpd->has & VPD_HAS_MAC1))
248 eth_env_set_enetaddr("ethaddr", vpd->mac1);
249}
250
Peter Senna Tschudin6b0071c2017-11-06 19:14:11 +0000251int board_init(void)
252{
253 gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
254
255 mxc_set_sata_internal_clock();
256 setup_iomux_i2c();
257
258 setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
259
260 return 0;
261}
262
263int misc_init_r(void)
264{
265 const char *cause;
266
267 /* We care about WDOG only, treating everything else as
268 * a power-on-reset.
269 */
270 if (get_imx_reset_cause() & 0x0010)
271 cause = "WDOG";
272 else
273 cause = "POR";
274
275 env_set("bootcause", cause);
276
277 return 0;
278}
279
280int board_late_init(void)
281{
282 int res;
Denis Zalevskiy4dcbccf2018-10-17 10:33:30 +0200283 struct vpd_cache vpd;
Peter Senna Tschudin6b0071c2017-11-06 19:14:11 +0000284
Denis Zalevskiy4dcbccf2018-10-17 10:33:30 +0200285 memset(&vpd, 0, sizeof(vpd));
286 res = read_vpd(&vpd, vpd_callback);
287 if (!res)
288 process_vpd(&vpd);
289 else
290 printf("Can't read VPD");
Peter Senna Tschudin6b0071c2017-11-06 19:14:11 +0000291
292 res = clock_1GHz();
293 if (res != 0)
294 return res;
295
296 print_cpuinfo();
297 hw_watchdog_init();
298
299 check_time();
300
301 return 0;
302}
303
304int checkboard(void)
305{
306 puts("Board: GE PPD\n");
307
308 return 0;
309}