blob: 192998e7956a8223d4586a620f6237070220681c [file] [log] [blame]
wdenk7d393ae2002-10-25 21:08:05 +00001/*
2 * (C) Copyright 2001, 2002
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/***********************************************************
32 * High Level Configuration Options
33 * (easy to change)
34 ***********************************************************/
35#define CONFIG_405GP 1 /* This is a PPC405 CPU */
36#define CONFIG_4xx 1 /* ...member of PPC4xx family */
37#define CONFIG_MIP405 1 /* ...on a MIP405 board */
38/***********************************************************
wdenkf3e0de62003-06-04 15:05:30 +000039 * Note that it may also be a MIP405T board which is a subset of the
40 * MIP405
41 ***********************************************************/
42/***********************************************************
43 * WARNING:
44 * CONFIG_BOOT_PCI is only used for first boot-up and should
45 * NOT be enabled for production bootloader
46 ***********************************************************/
wdenk8bde7f72003-06-27 21:31:46 +000047/*#define CONFIG_BOOT_PCI 1*/
wdenkf3e0de62003-06-04 15:05:30 +000048/***********************************************************
wdenk7d393ae2002-10-25 21:08:05 +000049 * Clock
50 ***********************************************************/
51#define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
52
wdenk7d393ae2002-10-25 21:08:05 +000053
Jon Loeliger8353e132007-07-08 14:14:17 -050054/*
55 * Command line configuration.
56 */
57#include <config_cmd_default.h>
wdenkf3e0de62003-06-04 15:05:30 +000058
Jon Loeliger8353e132007-07-08 14:14:17 -050059#define CONFIG_CMD_CACHE
60#define CONFIG_CMD_DATE
61#define CONFIG_CMD_DHCP
62#define CONFIG_CMD_EEPROM
63#define CONFIG_CMD_ELF
64#define CONFIG_CMD_FAT
65#define CONFIG_CMD_I2C
66#define CONFIG_CMD_IDE
67#define CONFIG_CMD_IRQ
68#define CONFIG_CMD_JFFS2
69#define CONFIG_CMD_MII
70#define CONFIG_CMD_PCI
71#define CONFIG_CMD_PING
72#define CONFIG_CMD_REGINFO
73#define CONFIG_CMD_SAVES
74#define CONFIG_CMD_BSP
75
76#if !defined(CONFIG_MIP405T)
77 #define CONFIG_CMD_USB
78 #define CONFIG_CMD_DOC
wdenkf3e0de62003-06-04 15:05:30 +000079#endif
80
wdenk7d393ae2002-10-25 21:08:05 +000081
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010082#define CFG_NAND_LEGACY
83
wdenk7d393ae2002-10-25 21:08:05 +000084#define CFG_HUSH_PARSER
85#define CFG_PROMPT_HUSH_PS2 "> "
86/**************************************************************
87 * I2C Stuff:
88 * the MIP405 is equiped with an Atmel 24C128/256 EEPROM at address
89 * 0x53.
90 * The Atmel EEPROM uses 16Bit addressing.
91 ***************************************************************/
92
93#define CONFIG_HARD_I2C /* I2c with hardware support */
94#define CFG_I2C_SPEED 50000 /* I2C speed and slave address */
95#define CFG_I2C_SLAVE 0x7F
96
97#define CFG_I2C_EEPROM_ADDR 0x53 /* EEPROM 24C128/256 */
98#define CFG_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
99/* mask of address bits that overflow into the "EEPROM chip address" */
100#undef CFG_I2C_EEPROM_ADDR_OVERFLOW
101#define CFG_EEPROM_PAGE_WRITE_BITS 6 /* The Atmel 24C128/256 has */
102 /* 64 byte page write mode using*/
103 /* last 6 bits of the address */
104#define CFG_EEPROM_PAGE_WRITE_ENABLE /* enable Page write */
105#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
106
107
108#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
109#define CFG_ENV_OFFSET 0x00000 /* environment starts at the beginning of the EEPROM */
110#define CFG_ENV_SIZE 0x00800 /* 2k bytes may be used for env vars */
111
112/***************************************************************
113 * Definitions for Serial Presence Detect EEPROM address
114 * (to get SDRAM settings)
115 ***************************************************************/
wdenkf3e0de62003-06-04 15:05:30 +0000116/*#define SDRAM_EEPROM_WRITE_ADDRESS 0xA0
wdenk7d393ae2002-10-25 21:08:05 +0000117#define SDRAM_EEPROM_READ_ADDRESS 0xA1
wdenkf3e0de62003-06-04 15:05:30 +0000118*/
wdenk7d393ae2002-10-25 21:08:05 +0000119/**************************************************************
120 * Environment definitions
121 **************************************************************/
122#define CONFIG_BAUDRATE 9600 /* STD Baudrate */
123#define CONFIG_BOOTDELAY 5
124/* autoboot (do NOT change this set environment variable "bootdelay" to -1 instead) */
Wolfgang Denk2afbe4e2005-08-13 02:04:37 +0200125/* #define CONFIG_BOOT_RETRY_TIME -10 /XXX* feature is available but not enabled */
wdenk7d393ae2002-10-25 21:08:05 +0000126#define CONFIG_ZERO_BOOTDELAY_CHECK /* check console even if bootdelay = 0 */
127
wdenk3e386912003-04-05 00:53:31 +0000128#define CONFIG_BOOTCOMMAND "diskboot 400000 0:1; bootm" /* autoboot command */
wdenk7d393ae2002-10-25 21:08:05 +0000129#define CONFIG_BOOTARGS "console=ttyS0,9600 root=/dev/hda5" /* boot arguments */
130
131#define CONFIG_IPADDR 10.0.0.100
132#define CONFIG_SERVERIP 10.0.0.1
133#define CONFIG_PREBOOT
134/***************************************************************
135 * defines if the console is stored in the environment
136 ***************************************************************/
137#define CFG_CONSOLE_IS_IN_ENV /* stdin, stdout and stderr are in evironment */
138/***************************************************************
139 * defines if an overwrite_console function exists
140 *************************************************************/
141#define CFG_CONSOLE_OVERWRITE_ROUTINE
142#define CFG_CONSOLE_INFO_QUIET
143/***************************************************************
144 * defines if the overwrite_console should be stored in the
145 * environment
146 **************************************************************/
147#undef CFG_CONSOLE_ENV_OVERWRITE
148
149/**************************************************************
150 * loads config
151 *************************************************************/
152#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
153#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
154
155#define CONFIG_MISC_INIT_R
156/***********************************************************
157 * Miscellaneous configurable options
158 **********************************************************/
159#define CFG_LONGHELP /* undef to save memory */
160#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger8353e132007-07-08 14:14:17 -0500161#if defined(CONFIG_CMD_KGDB)
wdenk7d393ae2002-10-25 21:08:05 +0000162#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
163#else
164#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
165#endif
166#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
167#define CFG_MAXARGS 16 /* max number of command args */
168#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
169
170#define CFG_MEMTEST_START 0x0100000 /* memtest works on */
171#define CFG_MEMTEST_END 0x0C00000 /* 1 ... 12 MB in DRAM */
172
173#undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
174#define CFG_BASE_BAUD 916667
175
176/* The following table includes the supported baudrates */
177#define CFG_BAUDRATE_TABLE \
178 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
179 57600, 115200, 230400, 460800, 921600 }
180
wdenk3e386912003-04-05 00:53:31 +0000181#define CFG_LOAD_ADDR 0x400000 /* default load address */
wdenk7d393ae2002-10-25 21:08:05 +0000182#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
183
184#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
185
186/*-----------------------------------------------------------------------
187 * PCI stuff
188 *-----------------------------------------------------------------------
189 */
190#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
191#define PCI_HOST_FORCE 1 /* configure as pci host */
192#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
193
194#define CONFIG_PCI /* include pci support */
195#define CONFIG_PCI_HOST PCI_HOST_FORCE /* configure as pci-host */
196#define CONFIG_PCI_PNP /* pci plug-and-play */
197 /* resource configuration */
198#define CFG_PCI_SUBSYS_VENDORID 0x0000 /* PCI Vendor ID: to-do!!! */
199#define CFG_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: to-do!!! */
200#define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
201#define CFG_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
202#define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
203#define CFG_PCI_PTM2LA 0x00000000 /* disabled */
204#define CFG_PCI_PTM2MS 0x00000000 /* disabled */
205#define CFG_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */
206
207/*-----------------------------------------------------------------------
208 * Start addresses for the final memory configuration
209 * (Set up by the startup code)
210 * Please note that CFG_SDRAM_BASE _must_ start at 0
211 */
212#define CFG_SDRAM_BASE 0x00000000
213#define CFG_FLASH_BASE 0xFFF80000
214#define CFG_MONITOR_BASE CFG_FLASH_BASE
215#define CFG_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
wdenka2663ea2003-12-07 18:32:37 +0000216#define CFG_MALLOC_LEN (1024 * 1024) /* Reserve 1024 kB for malloc() */
wdenk7d393ae2002-10-25 21:08:05 +0000217
218/*
219 * For booting Linux, the board info and command line data
220 * have to be in the first 8 MB of memory, since this is
221 * the maximum mapped by the Linux kernel during initialization.
222 */
223#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
224/*-----------------------------------------------------------------------
225 * FLASH organization
226 */
227#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
228#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
229
230#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
231#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
232
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200233/*
234 * JFFS2 partitions
235 *
236 */
237/* No command line, one static partition, whole device */
238#undef CONFIG_JFFS2_CMDLINE
239#define CONFIG_JFFS2_DEV "nor0"
240#define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
241#define CONFIG_JFFS2_PART_OFFSET 0x00000000
242
243/* mtdparts command line support */
244/* Note: fake mtd_id used, no linux mtd map file */
245/*
246#define CONFIG_JFFS2_CMDLINE
247#define MTDIDS_DEFAULT "nor0=mip405-0"
248#define MTDPARTS_DEFAULT "mtdparts=mip405-0:-(jffs2)"
249*/
wdenk63e73c92004-02-23 22:22:28 +0000250
wdenk7d393ae2002-10-25 21:08:05 +0000251/*-----------------------------------------------------------------------
252 * Cache Configuration
253 */
Wolfgang Denk0c8721a2005-09-23 11:05:55 +0200254#define CFG_DCACHE_SIZE 0x4000 /* For AMCC 405GPr CPUs */
wdenk7d393ae2002-10-25 21:08:05 +0000255#define CFG_CACHELINE_SIZE 32 /* ... */
Jon Loeliger8353e132007-07-08 14:14:17 -0500256#if defined(CONFIG_CMD_KGDB)
wdenk7d393ae2002-10-25 21:08:05 +0000257#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
258#endif
259
wdenk63e73c92004-02-23 22:22:28 +0000260/*-----------------------------------------------------------------------
261 * Logbuffer Configuration
262 */
263#undef CONFIG_LOGBUFFER /* supported but not enabled */
264/*-----------------------------------------------------------------------
265 * Bootcountlimit Configuration
266 */
267#undef CONFIG_BOOTCOUNT_LIMIT /* supported but not enabled */
268
269/*-----------------------------------------------------------------------
270 * POST Configuration
271 */
272#if 0 /* enable this if POST is desired (is supported but not enabled) */
273#define CONFIG_POST (CFG_POST_MEMORY | \
274 CFG_POST_CPU | \
275 CFG_POST_RTC | \
276 CFG_POST_I2C)
277
278#endif
wdenk7d393ae2002-10-25 21:08:05 +0000279/*
280 * Init Memory Controller:
281 */
wdenk7205e402003-09-10 22:30:53 +0000282#define FLASH_MAX_SIZE 0x00800000 /* 8MByte max */
283#define FLASH_BASE_PRELIM 0xFF800000 /* open the flash CS */
284/* Size: 0=1MB, 1=2MB, 2=4MB, 3=8MB, 4=16MB, 5=32MB, 6=64MB, 7=128MB */
285#define FLASH_SIZE_PRELIM 3 /* maximal flash FLASH size bank #0 */
wdenk7d393ae2002-10-25 21:08:05 +0000286
wdenkc837dcb2004-01-20 23:12:12 +0000287#define CONFIG_BOARD_EARLY_INIT_F 1
wdenk7d393ae2002-10-25 21:08:05 +0000288
289/* Peripheral Bus Mapping */
290#define PER_PLD_ADDR 0xF4000000 /* smallest window is 1MByte 0x10 0000*/
291#define PER_UART0_ADDR 0xF4100000 /* smallest window is 1MByte 0x10 0000*/
292#define PER_UART1_ADDR 0xF4200000 /* smallest window is 1MByte 0x10 0000*/
293
294#define MULTI_PURPOSE_SOCKET_ADDR 0xF8000000
295#define CONFIG_PORT_ADDR PER_PLD_ADDR + 5
296
297
wdenk7d393ae2002-10-25 21:08:05 +0000298/*-----------------------------------------------------------------------
299 * Definitions for initial stack pointer and data area (in On Chip SRAM)
300 */
301#define CFG_TEMP_STACK_OCM 1
302#define CFG_OCM_DATA_ADDR 0xF0000000
303#define CFG_OCM_DATA_SIZE 0x1000
304#define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of On Chip SRAM */
305#define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of On Chip SRAM */
306#define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
307#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
wdenk63e73c92004-02-23 22:22:28 +0000308/* reserve some memory for POST and BOOT limit info */
309#define CFG_INIT_SP_OFFSET (CFG_GBL_DATA_OFFSET - 32)
310
311#ifdef CONFIG_POST /* reserve one word for POST Info */
312#define CFG_POST_WORD_ADDR (CFG_GBL_DATA_OFFSET - 4)
313#endif
314
315#ifdef CONFIG_BOOTCOUNT_LIMIT /* reserve 2 word for bootcount limit */
316#define CFG_BOOTCOUNT_ADDR (CFG_GBL_DATA_OFFSET - 12)
317#endif
wdenk7d393ae2002-10-25 21:08:05 +0000318
319/*
320 * Internal Definitions
321 *
322 * Boot Flags
323 */
324#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
325#define BOOTFLAG_WARM 0x02 /* Software reboot */
326
327
328/***********************************************************************
329 * External peripheral base address
330 ***********************************************************************/
331#define CFG_ISA_IO_BASE_ADDRESS 0xE8000000
332
333/***********************************************************************
334 * Last Stage Init
335 ***********************************************************************/
336#define CONFIG_LAST_STAGE_INIT
337/************************************************************
338 * Ethernet Stuff
339 ***********************************************************/
340#define CONFIG_MII 1 /* MII PHY management */
341#define CONFIG_PHY_ADDR 1 /* PHY address */
wdenk63e73c92004-02-23 22:22:28 +0000342#define CONFIG_PHY_RESET_DELAY 300 /* Intel LXT971A needs this */
343#define CONFIG_PHY_CMD_DELAY 40 /* Intel LXT971A needs this */
wdenk7d393ae2002-10-25 21:08:05 +0000344/************************************************************
345 * RTC
346 ***********************************************************/
347#define CONFIG_RTC_MC146818
348#undef CONFIG_WATCHDOG /* watchdog disabled */
349
350/************************************************************
351 * IDE/ATA stuff
352 ************************************************************/
wdenkf3e0de62003-06-04 15:05:30 +0000353#if defined(CONFIG_MIP405T)
354#define CFG_IDE_MAXBUS 1 /* MIP405T has only one IDE bus */
355#else
wdenk7d393ae2002-10-25 21:08:05 +0000356#define CFG_IDE_MAXBUS 2 /* max. 2 IDE busses */
wdenkf3e0de62003-06-04 15:05:30 +0000357#endif
358
wdenk7d393ae2002-10-25 21:08:05 +0000359#define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
360
361#define CFG_ATA_BASE_ADDR CFG_ISA_IO_BASE_ADDRESS /* base address */
362#define CFG_ATA_IDE0_OFFSET 0x01F0 /* ide0 offste */
363#define CFG_ATA_IDE1_OFFSET 0x0170 /* ide1 offset */
364#define CFG_ATA_DATA_OFFSET 0 /* data reg offset */
365#define CFG_ATA_REG_OFFSET 0 /* reg offset */
366#define CFG_ATA_ALT_OFFSET 0x200 /* alternate register offset */
367
368#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
369#undef CONFIG_IDE_LED /* no led for ide supported */
370#define CONFIG_IDE_RESET /* reset for ide supported... */
371#define CONFIG_IDE_RESET_ROUTINE /* with a special reset function */
wdenk7205e402003-09-10 22:30:53 +0000372#define CONFIG_SUPPORT_VFAT
wdenk7d393ae2002-10-25 21:08:05 +0000373/************************************************************
374 * ATAPI support (experimental)
375 ************************************************************/
376#define CONFIG_ATAPI /* enable ATAPI Support */
377
378/************************************************************
wdenk7d393ae2002-10-25 21:08:05 +0000379 * DISK Partition support
380 ************************************************************/
381#define CONFIG_DOS_PARTITION
382#define CONFIG_MAC_PARTITION
383#define CONFIG_ISO_PARTITION /* Experimental */
384
385/************************************************************
386 * Disk-On-Chip configuration
387 ************************************************************/
388#define CFG_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
389#define CFG_DOC_SHORT_TIMEOUT
390#define CFG_DOC_SUPPORT_2000
391#define CFG_DOC_SUPPORT_MILLENNIUM
392/************************************************************
393 * Keyboard support
394 ************************************************************/
395#undef CONFIG_ISA_KEYBOARD
396
397/************************************************************
398 * Video support
399 ************************************************************/
400#define CONFIG_VIDEO /*To enable video controller support */
401#define CONFIG_VIDEO_CT69000
402#define CONFIG_CFB_CONSOLE
403#define CONFIG_VIDEO_LOGO
404#define CONFIG_CONSOLE_EXTRA_INFO
405#define CONFIG_VGA_AS_SINGLE_DEVICE
406#define CONFIG_VIDEO_SW_CURSOR
407#undef CONFIG_VIDEO_ONBOARD
408/************************************************************
409 * USB support EXPERIMENTAL
410 ************************************************************/
wdenkf3e0de62003-06-04 15:05:30 +0000411#if !defined(CONFIG_MIP405T)
wdenk7d393ae2002-10-25 21:08:05 +0000412#define CONFIG_USB_UHCI
413#define CONFIG_USB_KEYBOARD
414#define CONFIG_USB_STORAGE
415
416/* Enable needed helper functions */
417#define CFG_DEVICE_DEREGISTER /* needs device_deregister */
wdenkf3e0de62003-06-04 15:05:30 +0000418#endif
wdenk7d393ae2002-10-25 21:08:05 +0000419/************************************************************
420 * Debug support
421 ************************************************************/
Jon Loeliger8353e132007-07-08 14:14:17 -0500422#if defined(CONFIG_CMD_KGDB)
wdenk7d393ae2002-10-25 21:08:05 +0000423#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
424#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
425#endif
426
427/************************************************************
wdenka2663ea2003-12-07 18:32:37 +0000428 * support BZIP2 compression
429 ************************************************************/
430#define CONFIG_BZIP2 1
431
432/************************************************************
wdenk7d393ae2002-10-25 21:08:05 +0000433 * Ident
434 ************************************************************/
wdenkf3e0de62003-06-04 15:05:30 +0000435
wdenk7d393ae2002-10-25 21:08:05 +0000436#define VERSION_TAG "released"
wdenkf3e0de62003-06-04 15:05:30 +0000437#if !defined(CONFIG_MIP405T)
438#define CONFIG_ISO_STRING "MEV-10072-001"
439#else
440#define CONFIG_ISO_STRING "MEV-10082-001"
441#endif
442
443#if !defined(CONFIG_BOOT_PCI)
444#define CONFIG_IDENT_STRING "\n(c) 2003 by MPL AG Switzerland, " CONFIG_ISO_STRING " " VERSION_TAG
445#else
446#define CONFIG_IDENT_STRING "\n(c) 2003 by MPL AG Switzerland, PCI_BOOT Version"
447#endif
wdenk7d393ae2002-10-25 21:08:05 +0000448
449
450#endif /* __CONFIG_H */