blob: d20c9e238c30ab4c592d98938f286f60fc640e85 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0 */
Peter Howarda868e442015-03-23 09:19:56 +11002/*
3 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
4 *
5 * Based on davinci_dvevm.h. Original Copyrights follow:
6 *
7 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
Peter Howarda868e442015-03-23 09:19:56 +11008 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13/*
14 * Board
15 */
Peter Howarda868e442015-03-23 09:19:56 +110016
17/*
18 * SoC Configuration
19 */
Peter Howarda868e442015-03-23 09:19:56 +110020#define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID)
21#define CONFIG_SYS_OSCIN_FREQ 24000000
22#define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE
23#define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID)
24#define CONFIG_SYS_HZ 1000
Peter Howarda868e442015-03-23 09:19:56 +110025
26/*
27 * Memory Info
28 */
Peter Howarda868e442015-03-23 09:19:56 +110029#define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
30#define PHYS_SDRAM_1_SIZE (128 << 20) /* SDRAM size 128MB */
31#define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
32
Adam Ford15b8c752019-02-25 21:53:46 -060033#define CONFIG_SPL_BSS_START_ADDR DAVINCI_DDR_EMIF_DATA_BASE
34#define CONFIG_SPL_BSS_MAX_SIZE 0x1080000
35
Peter Howarda868e442015-03-23 09:19:56 +110036/* memtest start addr */
Peter Howarda868e442015-03-23 09:19:56 +110037
38/* memtest will be run on 16MB */
Peter Howarda868e442015-03-23 09:19:56 +110039
Peter Howarda868e442015-03-23 09:19:56 +110040#define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \
41 DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \
42 DAVINCI_SYSCFG_SUSPSRC_SPI1 | \
43 DAVINCI_SYSCFG_SUSPSRC_UART2 | \
44 DAVINCI_SYSCFG_SUSPSRC_EMAC | \
45 DAVINCI_SYSCFG_SUSPSRC_I2C)
46
47/*
48 * PLL configuration
49 */
Peter Howarda868e442015-03-23 09:19:56 +110050
David Lechnerdc734832018-03-14 20:36:30 -050051/* Requires CONFIG_SYS_DA850_PLL0_POSTDIV=0, set in Kconfig */
52#define CONFIG_SYS_DA850_PLL0_PLLM 18
Peter Howarda868e442015-03-23 09:19:56 +110053#define CONFIG_SYS_DA850_PLL1_PLLM 21
54
55/*
Fabien Parenta5ab44f2016-11-29 14:23:39 +010056 * DDR2 memory configuration
57 */
58#define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
59 DV_DDR_PHY_EXT_STRBEN | \
60 (0x5 << DV_DDR_PHY_RD_LATENCY_SHIFT))
61
62#define CONFIG_SYS_DA850_DDR2_SDBCR ( \
63 (1 << DV_DDR_SDCR_DDR2EN_SHIFT) | \
64 (1 << DV_DDR_SDCR_DDREN_SHIFT) | \
65 (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \
66 (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \
67 (4 << DV_DDR_SDCR_CL_SHIFT) | \
68 (3 << DV_DDR_SDCR_IBANK_SHIFT) | \
69 (2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
70
71/* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
72#define CONFIG_SYS_DA850_DDR2_SDBCR2 0
73
74#define CONFIG_SYS_DA850_DDR2_SDTIMR ( \
75 (19 << DV_DDR_SDTMR1_RFC_SHIFT) | \
76 (1 << DV_DDR_SDTMR1_RP_SHIFT) | \
77 (1 << DV_DDR_SDTMR1_RCD_SHIFT) | \
78 (2 << DV_DDR_SDTMR1_WR_SHIFT) | \
79 (6 << DV_DDR_SDTMR1_RAS_SHIFT) | \
80 (8 << DV_DDR_SDTMR1_RC_SHIFT) | \
81 (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \
82 (1 << DV_DDR_SDTMR1_WTR_SHIFT))
83
84#define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \
85 (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \
86 (2 << DV_DDR_SDTMR2_XP_SHIFT) | \
87 (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \
Sekhar Nori264e4202017-06-02 18:07:12 +053088 (20 << DV_DDR_SDTMR2_XSNR_SHIFT) | \
Fabien Parenta5ab44f2016-11-29 14:23:39 +010089 (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \
90 (1 << DV_DDR_SDTMR2_RTP_SHIFT) | \
91 (2 << DV_DDR_SDTMR2_CKE_SHIFT))
92
93#define CONFIG_SYS_DA850_DDR2_SDRCR 0x00000492
94#define CONFIG_SYS_DA850_DDR2_PBBPR 0x30
95
96/*
Peter Howarda868e442015-03-23 09:19:56 +110097 * Serial Driver info
98 */
Lokesh Vutlad6d8c4d2018-03-16 18:52:21 +053099#define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
Peter Howarda868e442015-03-23 09:19:56 +1100100
Peter Howarda868e442015-03-23 09:19:56 +1100101#define CONFIG_SYS_SPI_BASE DAVINCI_SPI1_BASE
102#define CONFIG_SYS_SPI_CLK clk_get(DAVINCI_SPI1_CLKID)
Peter Howarda868e442015-03-23 09:19:56 +1100103
Peter Howarda868e442015-03-23 09:19:56 +1100104/*
105 * I2C Configuration
106 */
Peter Howarda868e442015-03-23 09:19:56 +1100107#define CONFIG_SYS_DAVINCI_I2C_SPEED 25000
108#define CONFIG_SYS_DAVINCI_I2C_SLAVE 10 /* Bogus, master-only in U-Boot */
109#define CONFIG_SYS_I2C_EXPANDER_ADDR 0x20
110
111/*
112 * Flash & Environment
113 */
Miquel Raynal88718be2019-10-03 19:50:03 +0200114#ifdef CONFIG_MTD_RAW_NAND
Peter Howarda868e442015-03-23 09:19:56 +1100115#define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
116#define CONFIG_SYS_NAND_PAGE_2K
Peter Howarda868e442015-03-23 09:19:56 +1100117#define CONFIG_SYS_NAND_CS 3
118#define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
Fabien Parent1dbab272016-11-29 14:31:31 +0100119#define CONFIG_SYS_NAND_MASK_CLE 0x10
Fabien Parentef044792016-11-29 14:31:32 +0100120#define CONFIG_SYS_NAND_MASK_ALE 0x8
Peter Howarda868e442015-03-23 09:19:56 +1100121#undef CONFIG_SYS_NAND_HW_ECC
122#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
Fabien Parentc69a05d2016-11-29 14:31:34 +0100123#define CONFIG_SYS_NAND_HW_ECC_OOBFIRST
Fabien Parent2b2cab22016-12-05 19:15:21 +0100124#define CONFIG_NAND_6BYTES_OOB_FREE_10BYTES_ECC
Fabien Parentc69a05d2016-11-29 14:31:34 +0100125#define CONFIG_SYS_NAND_5_ADDR_CYCLE
126#define CONFIG_SYS_NAND_PAGE_SIZE (2 << 10)
127#define CONFIG_SYS_NAND_BLOCK_SIZE (128 << 10)
Fabien Parentc0c10442016-12-05 19:15:20 +0100128#define CONFIG_SYS_NAND_U_BOOT_SIZE SZ_512K
Fabien Parentc69a05d2016-11-29 14:31:34 +0100129#define CONFIG_SYS_NAND_U_BOOT_DST 0xc1080000
130#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
131#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_DST - \
132 CONFIG_SYS_NAND_U_BOOT_SIZE - \
133 CONFIG_SYS_MALLOC_LEN - \
134 GENERATED_GBL_DATA_SIZE)
135#define CONFIG_SYS_NAND_ECCPOS { \
Fabien Parent2b2cab22016-12-05 19:15:21 +0100136 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, \
137 22, 23, 24, 25, 26, 27, 28, 29, 30, 31, \
138 38, 39, 40, 41, 42, 43, 44, 45, 46, 47, \
139 54, 55, 56, 57, 58, 59, 60, 61, 62, 63 }
Fabien Parentc69a05d2016-11-29 14:31:34 +0100140#define CONFIG_SYS_NAND_PAGE_COUNT 64
141#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
142#define CONFIG_SYS_NAND_ECCSIZE 512
143#define CONFIG_SYS_NAND_ECCBYTES 10
144#define CONFIG_SYS_NAND_OOBSIZE 64
Fabien Parentc69a05d2016-11-29 14:31:34 +0100145#define CONFIG_SPL_NAND_LOAD
Peter Howarda868e442015-03-23 09:19:56 +1100146#endif
147
Peter Howarda868e442015-03-23 09:19:56 +1100148/*
149 * Network & Ethernet Configuration
150 */
151#ifdef CONFIG_DRIVER_TI_EMAC
Peter Howarda868e442015-03-23 09:19:56 +1100152#define CONFIG_NET_RETRY_COUNT 10
Peter Howarda868e442015-03-23 09:19:56 +1100153#endif
154
155/*
156 * U-Boot general configuration
157 */
Fabien Parent963ed6f2016-12-06 15:45:09 +0100158#define CONFIG_BOOTFILE "zImage" /* Boot file name */
Peter Howarda868e442015-03-23 09:19:56 +1100159#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Peter Howarda868e442015-03-23 09:19:56 +1100160#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
Peter Howarda868e442015-03-23 09:19:56 +1100161
162/*
Adam Ford8f6babf2019-08-12 16:45:21 -0500163 * USB Configs
164 */
165#define CONFIG_USB_OHCI_NEW
166#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
167
168/*
Peter Howarda868e442015-03-23 09:19:56 +1100169 * Linux Information
170 */
171#define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100)
Fabien Parentf96ab6a2016-11-29 17:15:02 +0100172#define CONFIG_BOOTCOMMAND \
Sekhar Nori1120dda2017-04-06 14:52:57 +0530173 "run envboot; " \
Sekhar Nori4c8865a2017-04-06 14:52:53 +0530174 "run mmcboot; "
Sekhar Nori6e806962017-04-06 14:52:55 +0530175
176#define DEFAULT_LINUX_BOOT_ENV \
177 "loadaddr=0xc0700000\0" \
Fabien Parent5ca28f62016-11-29 17:15:03 +0100178 "fdtaddr=0xc0600000\0" \
Sekhar Nori6e806962017-04-06 14:52:55 +0530179 "scriptaddr=0xc0600000\0"
180
Sekhar Nori1120dda2017-04-06 14:52:57 +0530181#include <environment/ti/mmc.h>
182
Sekhar Nori6e806962017-04-06 14:52:55 +0530183#define CONFIG_EXTRA_ENV_SETTINGS \
184 DEFAULT_LINUX_BOOT_ENV \
Sekhar Nori1120dda2017-04-06 14:52:57 +0530185 DEFAULT_MMC_TI_ARGS \
186 "bootpart=0:2\0" \
187 "bootdir=/boot\0" \
188 "bootfile=zImage\0" \
Fabien Parent5ca28f62016-11-29 17:15:03 +0100189 "fdtfile=da850-lcdk.dtb\0" \
Sekhar Nori1120dda2017-04-06 14:52:57 +0530190 "boot_fdt=yes\0" \
191 "boot_fit=0\0" \
192 "console=ttyS2,115200n8\0"
Peter Howarda868e442015-03-23 09:19:56 +1100193
Peter Howarda868e442015-03-23 09:19:56 +1100194#ifdef CONFIG_CMD_BDI
195#define CONFIG_CLOCKS
196#endif
197
Peter Howarda868e442015-03-23 09:19:56 +1100198/* SD/MMC */
Peter Howarda868e442015-03-23 09:19:56 +1100199
Peter Howarda868e442015-03-23 09:19:56 +1100200/* defines for SPL */
Peter Howarda868e442015-03-23 09:19:56 +1100201#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE - \
202 CONFIG_SYS_MALLOC_LEN)
203#define CONFIG_SYS_SPL_MALLOC_SIZE CONFIG_SYS_MALLOC_LEN
Peter Howarda868e442015-03-23 09:19:56 +1100204#define CONFIG_SPL_STACK 0x8001ff00
Peter Howarda868e442015-03-23 09:19:56 +1100205#define CONFIG_SPL_MAX_FOOTPRINT 32768
206#define CONFIG_SPL_PAD_TO 32768
Peter Howarda868e442015-03-23 09:19:56 +1100207
208/* additions for new relocation code, must added to all boards */
209#define CONFIG_SYS_SDRAM_BASE 0xc0000000
210#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \
211 GENERATED_GBL_DATA_SIZE)
Simon Glass89f5eaa2017-05-17 08:23:09 -0600212
213#include <asm/arch/hardware.h>
214
Peter Howarda868e442015-03-23 09:19:56 +1100215#endif /* __CONFIG_H */