blob: 4deb5e516f1a3a7de8fa58fcc2320a9c07b61902 [file] [log] [blame]
Eran Libertyf046ccd2005-07-28 10:08:46 -05001/*
Dave Liuf6eda7f2006-10-25 14:41:21 -05002 * Copyright (C) 2004-2006 Freescale Semiconductor, Inc.
Eran Libertyf046ccd2005-07-28 10:08:46 -05003 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
Eran Libertyf046ccd2005-07-28 10:08:46 -050021 */
22
23/*
24 * CPU specific code for the MPC83xx family.
25 *
26 * Derived from the MPC8260 and MPC85xx.
27 */
28
29#include <common.h>
30#include <watchdog.h>
31#include <command.h>
32#include <mpc83xx.h>
33#include <asm/processor.h>
Gerald Van Baren213bf8c2007-03-31 12:23:51 -040034#if defined(CONFIG_OF_FLAT_TREE)
35#include <ft_build.h>
Jerry Van Baren26d02c92007-07-04 21:27:30 -040036#elif defined(CONFIG_OF_LIBFDT)
Gerald Van Baren213bf8c2007-03-31 12:23:51 -040037#include <libfdt.h>
Gerald Van Baren213bf8c2007-03-31 12:23:51 -040038#endif
Eran Libertyf046ccd2005-07-28 10:08:46 -050039
Wolfgang Denkd87080b2006-03-31 18:32:53 +020040DECLARE_GLOBAL_DATA_PTR;
41
Eran Libertyf046ccd2005-07-28 10:08:46 -050042int checkcpu(void)
43{
Dave Liu5f820432006-11-03 19:33:44 -060044 volatile immap_t *immr;
Eran Libertyf046ccd2005-07-28 10:08:46 -050045 ulong clock = gd->cpu_clk;
46 u32 pvr = get_pvr();
Dave Liu5f820432006-11-03 19:33:44 -060047 u32 spridr;
Eran Libertyf046ccd2005-07-28 10:08:46 -050048 char buf[32];
49
Timur Tabid239d742006-11-03 12:00:28 -060050 immr = (immap_t *)CFG_IMMR;
Dave Liu5f820432006-11-03 19:33:44 -060051
Kim Phillips54b2d432007-04-30 15:26:21 -050052 puts("CPU: ");
Scott Wood95e7ef82007-04-16 14:34:16 -050053
54 switch (pvr & 0xffff0000) {
55 case PVR_E300C1:
56 printf("e300c1, ");
57 break;
58
59 case PVR_E300C2:
60 printf("e300c2, ");
61 break;
62
63 case PVR_E300C3:
64 printf("e300c3, ");
65 break;
66
67 default:
68 printf("Unknown core, ");
Eran Libertyf046ccd2005-07-28 10:08:46 -050069 }
70
Dave Liu5f820432006-11-03 19:33:44 -060071 spridr = immr->sysconf.spridr;
Dave Liu5f820432006-11-03 19:33:44 -060072 switch(spridr) {
73 case SPR_8349E_REV10:
74 case SPR_8349E_REV11:
Xie Xiaobo8d172c02007-02-14 18:26:44 +080075 case SPR_8349E_REV31:
Dave Liu5f820432006-11-03 19:33:44 -060076 puts("MPC8349E, ");
Eran Libertyf046ccd2005-07-28 10:08:46 -050077 break;
Dave Liu5f820432006-11-03 19:33:44 -060078 case SPR_8349_REV10:
79 case SPR_8349_REV11:
Xie Xiaobo8d172c02007-02-14 18:26:44 +080080 case SPR_8349_REV31:
Dave Liu5f820432006-11-03 19:33:44 -060081 puts("MPC8349, ");
82 break;
83 case SPR_8347E_REV10_TBGA:
84 case SPR_8347E_REV11_TBGA:
Xie Xiaobo8d172c02007-02-14 18:26:44 +080085 case SPR_8347E_REV31_TBGA:
Dave Liu5f820432006-11-03 19:33:44 -060086 case SPR_8347E_REV10_PBGA:
87 case SPR_8347E_REV11_PBGA:
Xie Xiaobo8d172c02007-02-14 18:26:44 +080088 case SPR_8347E_REV31_PBGA:
Dave Liu5f820432006-11-03 19:33:44 -060089 puts("MPC8347E, ");
90 break;
91 case SPR_8347_REV10_TBGA:
92 case SPR_8347_REV11_TBGA:
Xie Xiaobo8d172c02007-02-14 18:26:44 +080093 case SPR_8347_REV31_TBGA:
Dave Liu5f820432006-11-03 19:33:44 -060094 case SPR_8347_REV10_PBGA:
95 case SPR_8347_REV11_PBGA:
Xie Xiaobo8d172c02007-02-14 18:26:44 +080096 case SPR_8347_REV31_PBGA:
Dave Liu5f820432006-11-03 19:33:44 -060097 puts("MPC8347, ");
98 break;
99 case SPR_8343E_REV10:
100 case SPR_8343E_REV11:
Xie Xiaobo8d172c02007-02-14 18:26:44 +0800101 case SPR_8343E_REV31:
Dave Liu5f820432006-11-03 19:33:44 -0600102 puts("MPC8343E, ");
103 break;
104 case SPR_8343_REV10:
105 case SPR_8343_REV11:
Xie Xiaobo8d172c02007-02-14 18:26:44 +0800106 case SPR_8343_REV31:
Dave Liu5f820432006-11-03 19:33:44 -0600107 puts("MPC8343, ");
108 break;
109 case SPR_8360E_REV10:
110 case SPR_8360E_REV11:
111 case SPR_8360E_REV12:
Xie Xiaobob110f402007-02-14 18:27:06 +0800112 case SPR_8360E_REV20:
Lee Nipper1ded0242007-06-14 20:07:33 -0500113 case SPR_8360E_REV21:
Dave Liu5f820432006-11-03 19:33:44 -0600114 puts("MPC8360E, ");
115 break;
116 case SPR_8360_REV10:
117 case SPR_8360_REV11:
118 case SPR_8360_REV12:
Xie Xiaobob110f402007-02-14 18:27:06 +0800119 case SPR_8360_REV20:
Lee Nipper1ded0242007-06-14 20:07:33 -0500120 case SPR_8360_REV21:
Dave Liu5f820432006-11-03 19:33:44 -0600121 puts("MPC8360, ");
Eran Libertyf046ccd2005-07-28 10:08:46 -0500122 break;
Dave Liu24c3aca2006-12-07 21:13:15 +0800123 case SPR_8323E_REV10:
124 case SPR_8323E_REV11:
125 puts("MPC8323E, ");
126 break;
127 case SPR_8323_REV10:
128 case SPR_8323_REV11:
129 puts("MPC8323, ");
130 break;
131 case SPR_8321E_REV10:
132 case SPR_8321E_REV11:
133 puts("MPC8321E, ");
134 break;
135 case SPR_8321_REV10:
136 case SPR_8321_REV11:
137 puts("MPC8321, ");
138 break;
Scott Wooda35b0c42007-04-16 14:34:15 -0500139 case SPR_8311_REV10:
140 puts("MPC8311, ");
141 break;
142 case SPR_8311E_REV10:
143 puts("MPC8311E, ");
144 break;
145 case SPR_8313_REV10:
146 puts("MPC8313, ");
147 break;
148 case SPR_8313E_REV10:
149 puts("MPC8313E, ");
150 break;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500151 default:
Lee Nipper1ded0242007-06-14 20:07:33 -0500152 printf("Rev: Unknown revision number:%08x\n"
153 "Warning: Unsupported cpu revision!\n",spridr);
Xie Xiaobo8d172c02007-02-14 18:26:44 +0800154 return 0;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500155 }
Rafal Jaworowski6902df52005-10-17 02:39:53 +0200156
Kumar Gala3e78a312007-01-30 14:08:30 -0600157#if defined(CONFIG_MPC834X)
Xie Xiaobo8d172c02007-02-14 18:26:44 +0800158 /* Multiple revisons of 834x processors may have the same SPRIDR value.
159 * So use PVR to identify the revision number.
160 */
Kim Phillips54b2d432007-04-30 15:26:21 -0500161 printf("Rev: %02x at %s MHz", PVR_MAJ(pvr)<<4 | PVR_MIN(pvr), strmhz(buf, clock));
Dave Liu5f820432006-11-03 19:33:44 -0600162#else
Kim Phillips54b2d432007-04-30 15:26:21 -0500163 printf("Rev: %02x at %s MHz", spridr & 0x0000FFFF, strmhz(buf, clock));
Dave Liu5f820432006-11-03 19:33:44 -0600164#endif
Kim Phillips54b2d432007-04-30 15:26:21 -0500165 printf(", CSB: %4d MHz\n", gd->csb_clk / 1000000);
166
Eran Libertyf046ccd2005-07-28 10:08:46 -0500167 return 0;
168}
169
170
Timur Tabibe5e6182006-11-03 19:15:00 -0600171/*
Timur Tabi2ad6b512006-10-31 18:44:42 -0600172 * Program a UPM with the code supplied in the table.
173 *
174 * The 'dummy' variable is used to increment the MAD. 'dummy' is
175 * supposed to be a pointer to the memory of the device being
176 * programmed by the UPM. The data in the MDR is written into
177 * memory and the MAD is incremented every time there's a read
178 * from 'dummy'. Unfortunately, the current prototype for this
179 * function doesn't allow for passing the address of this
180 * device, and changing the prototype will break a number lots
181 * of other code, so we need to use a round-about way of finding
182 * the value for 'dummy'.
183 *
184 * The value can be extracted from the base address bits of the
185 * Base Register (BR) associated with the specific UPM. To find
186 * that BR, we need to scan all 8 BRs until we find the one that
187 * has its MSEL bits matching the UPM we want. Once we know the
188 * right BR, we can extract the base address bits from it.
189 *
190 * The MxMR and the BR and OR of the chosen bank should all be
191 * configured before calling this function.
192 *
193 * Parameters:
194 * upm: 0=UPMA, 1=UPMB, 2=UPMC
195 * table: Pointer to an array of values to program
196 * size: Number of elements in the array. Must be 64 or less.
Timur Tabibe5e6182006-11-03 19:15:00 -0600197 */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500198void upmconfig (uint upm, uint *table, uint size)
199{
Timur Tabi2ad6b512006-10-31 18:44:42 -0600200#if defined(CONFIG_MPC834X)
Timur Tabid239d742006-11-03 12:00:28 -0600201 volatile immap_t *immap = (immap_t *) CFG_IMMR;
Timur Tabi2ad6b512006-10-31 18:44:42 -0600202 volatile lbus83xx_t *lbus = &immap->lbus;
203 volatile uchar *dummy = NULL;
204 const u32 msel = (upm + 4) << BR_MSEL_SHIFT; /* What the MSEL field in BRn should be */
205 volatile u32 *mxmr = &lbus->mamr + upm; /* Pointer to mamr, mbmr, or mcmr */
206 uint i;
207
208 /* Scan all the banks to determine the base address of the device */
209 for (i = 0; i < 8; i++) {
210 if ((lbus->bank[i].br & BR_MSEL) == msel) {
211 dummy = (uchar *) (lbus->bank[i].br & BR_BA);
212 break;
213 }
214 }
215
216 if (!dummy) {
217 printf("Error: %s() could not find matching BR\n", __FUNCTION__);
218 hang();
219 }
220
221 /* Set the OP field in the MxMR to "write" and the MAD field to 000000 */
222 *mxmr = (*mxmr & 0xCFFFFFC0) | 0x10000000;
223
224 for (i = 0; i < size; i++) {
225 lbus->mdr = table[i];
226 __asm__ __volatile__ ("sync");
227 *dummy; /* Write the value to memory and increment MAD */
228 __asm__ __volatile__ ("sync");
229 }
230
231 /* Set the OP field in the MxMR to "normal" and the MAD field to 000000 */
232 *mxmr &= 0xCFFFFFC0;
233#else
234 printf("Error: %s() not defined for this configuration.\n", __FUNCTION__);
235 hang();
236#endif
Eran Libertyf046ccd2005-07-28 10:08:46 -0500237}
238
239
240int
241do_reset (cmd_tbl_t * cmdtp, int flag, int argc, char *argv[])
242{
Wolfgang Denk07a25052005-08-05 19:49:35 +0200243 ulong msr;
244#ifndef MPC83xx_RESET
245 ulong addr;
246#endif
Eran Libertyf046ccd2005-07-28 10:08:46 -0500247
Timur Tabid239d742006-11-03 12:00:28 -0600248 volatile immap_t *immap = (immap_t *) CFG_IMMR;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500249
250#ifdef MPC83xx_RESET
251 /* Interrupts and MMU off */
252 __asm__ __volatile__ ("mfmsr %0":"=r" (msr):);
253
254 msr &= ~( MSR_EE | MSR_IR | MSR_DR);
255 __asm__ __volatile__ ("mtmsr %0"::"r" (msr));
256
257 /* enable Reset Control Reg */
258 immap->reset.rpr = 0x52535445;
Marian Balakowicz6d8ae5a2006-03-14 16:12:48 +0100259 __asm__ __volatile__ ("sync");
260 __asm__ __volatile__ ("isync");
Eran Libertyf046ccd2005-07-28 10:08:46 -0500261
262 /* confirm Reset Control Reg is enabled */
263 while(!((immap->reset.rcer) & RCER_CRE));
264
265 printf("Resetting the board.");
266 printf("\n");
267
268 udelay(200);
269
270 /* perform reset, only one bit */
Wolfgang Denk07a25052005-08-05 19:49:35 +0200271 immap->reset.rcr = RCR_SWHR;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500272
Wolfgang Denk07a25052005-08-05 19:49:35 +0200273#else /* ! MPC83xx_RESET */
274
275 immap->reset.rmr = RMR_CSRE; /* Checkstop Reset enable */
276
277 /* Interrupts and MMU off */
278 __asm__ __volatile__ ("mfmsr %0":"=r" (msr):);
Eran Libertyf046ccd2005-07-28 10:08:46 -0500279
280 msr &= ~(MSR_ME | MSR_EE | MSR_IR | MSR_DR);
281 __asm__ __volatile__ ("mtmsr %0"::"r" (msr));
282
283 /*
284 * Trying to execute the next instruction at a non-existing address
285 * should cause a machine check, resulting in reset
286 */
287 addr = CFG_RESET_ADDRESS;
288
289 printf("resetting the board.");
290 printf("\n");
291 ((void (*)(void)) addr) ();
Wolfgang Denk07a25052005-08-05 19:49:35 +0200292#endif /* MPC83xx_RESET */
293
Eran Libertyf046ccd2005-07-28 10:08:46 -0500294 return 1;
295}
296
297
298/*
299 * Get timebase clock frequency (like cpu_clk in Hz)
300 */
301
302unsigned long get_tbclk(void)
303{
Eran Libertyf046ccd2005-07-28 10:08:46 -0500304 ulong tbclk;
305
306 tbclk = (gd->bus_clk + 3L) / 4L;
307
308 return tbclk;
309}
310
311
312#if defined(CONFIG_WATCHDOG)
313void watchdog_reset (void)
314{
Timur Tabi2ad6b512006-10-31 18:44:42 -0600315 int re_enable = disable_interrupts();
316
317 /* Reset the 83xx watchdog */
Timur Tabid239d742006-11-03 12:00:28 -0600318 volatile immap_t *immr = (immap_t *) CFG_IMMR;
Timur Tabi2ad6b512006-10-31 18:44:42 -0600319 immr->wdt.swsrr = 0x556c;
320 immr->wdt.swsrr = 0xaa39;
321
322 if (re_enable)
323 enable_interrupts ();
Eran Libertyf046ccd2005-07-28 10:08:46 -0500324}
Timur Tabi2ad6b512006-10-31 18:44:42 -0600325#endif
Kumar Gala62ec6412006-01-11 16:48:10 -0600326
Gerald Van Baren213bf8c2007-03-31 12:23:51 -0400327#if defined(CONFIG_OF_LIBFDT)
328
329/*
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400330 * "Setter" functions used to add/modify FDT entries.
331 */
Kim Phillipsf57ac7a2007-07-25 19:25:22 -0500332static int fdt_set_eth0(void *blob, int nodeoffset, const char *name, bd_t *bd)
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400333{
Kim Phillips8f9e0e92007-08-15 22:30:19 -0500334 /* Fix it up if it exists, don't create it if it doesn't exist */
Kim Phillipsf57ac7a2007-07-25 19:25:22 -0500335 if (fdt_get_property(blob, nodeoffset, name, 0)) {
336 return fdt_setprop(blob, nodeoffset, name, bd->bi_enetaddr, 6);
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400337 }
Jerry Van Baren8be40442007-07-04 21:34:24 -0400338 return 0;
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400339}
340#ifdef CONFIG_HAS_ETH1
341/* second onboard ethernet port */
Kim Phillipsf57ac7a2007-07-25 19:25:22 -0500342static int fdt_set_eth1(void *blob, int nodeoffset, const char *name, bd_t *bd)
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400343{
Kim Phillips8f9e0e92007-08-15 22:30:19 -0500344 /* Fix it up if it exists, don't create it if it doesn't exist */
Kim Phillipsf57ac7a2007-07-25 19:25:22 -0500345 if (fdt_get_property(blob, nodeoffset, name, 0)) {
346 return fdt_setprop(blob, nodeoffset, name, bd->bi_enet1addr, 6);
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400347 }
Jerry Van Baren8be40442007-07-04 21:34:24 -0400348 return 0;
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400349}
350#endif
351#ifdef CONFIG_HAS_ETH2
352/* third onboard ethernet port */
Kim Phillipsf57ac7a2007-07-25 19:25:22 -0500353static int fdt_set_eth2(void *blob, int nodeoffset, const char *name, bd_t *bd)
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400354{
Kim Phillips8f9e0e92007-08-15 22:30:19 -0500355 /* Fix it up if it exists, don't create it if it doesn't exist */
Kim Phillipsf57ac7a2007-07-25 19:25:22 -0500356 if (fdt_get_property(blob, nodeoffset, name, 0)) {
357 return fdt_setprop(blob, nodeoffset, name, bd->bi_enet2addr, 6);
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400358 }
Jerry Van Baren8be40442007-07-04 21:34:24 -0400359 return 0;
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400360}
361#endif
362#ifdef CONFIG_HAS_ETH3
363/* fourth onboard ethernet port */
Kim Phillipsf57ac7a2007-07-25 19:25:22 -0500364static int fdt_set_eth3(void *blob, int nodeoffset, const char *name, bd_t *bd)
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400365{
Kim Phillips8f9e0e92007-08-15 22:30:19 -0500366 /* Fix it up if it exists, don't create it if it doesn't exist */
Kim Phillipsf57ac7a2007-07-25 19:25:22 -0500367 if (fdt_get_property(blob, nodeoffset, name, 0)) {
368 return fdt_setprop(blob, nodeoffset, name, bd->bi_enet3addr, 6);
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400369 }
Jerry Van Baren8be40442007-07-04 21:34:24 -0400370 return 0;
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400371}
372#endif
373
Kim Phillipsf57ac7a2007-07-25 19:25:22 -0500374static int fdt_set_busfreq(void *blob, int nodeoffset, const char *name, bd_t *bd)
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400375{
376 u32 tmp;
Kim Phillips8f9e0e92007-08-15 22:30:19 -0500377 /* Create or update the property */
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400378 tmp = cpu_to_be32(bd->bi_busfreq);
Kim Phillipsf57ac7a2007-07-25 19:25:22 -0500379 return fdt_setprop(blob, nodeoffset, name, &tmp, sizeof(tmp));
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400380}
381
Kim Phillipsf57ac7a2007-07-25 19:25:22 -0500382static int fdt_set_tbfreq(void *blob, int nodeoffset, const char *name, bd_t *bd)
Jerry Van Baren8be40442007-07-04 21:34:24 -0400383{
384 u32 tmp;
Kim Phillips8f9e0e92007-08-15 22:30:19 -0500385 /* Create or update the property */
Jerry Van Baren8be40442007-07-04 21:34:24 -0400386 tmp = cpu_to_be32(OF_TBCLK);
Kim Phillipsf57ac7a2007-07-25 19:25:22 -0500387 return fdt_setprop(blob, nodeoffset, name, &tmp, sizeof(tmp));
Jerry Van Baren8be40442007-07-04 21:34:24 -0400388}
389
390
Kim Phillips8f9e0e92007-08-15 22:30:19 -0500391static int fdt_set_clockfreq(void *blob, int nodeoffset, const char *name, bd_t *bd)
392{
393 u32 tmp;
394 /* Create or update the property */
395 tmp = cpu_to_be32(gd->core_clk);
396 return fdt_setprop(blob, nodeoffset, name, &tmp, sizeof(tmp));
397}
398
399#ifdef CONFIG_QE
400static int fdt_set_qe_busfreq(void *blob, int nodeoffset, const char *name, bd_t *bd)
401{
402 u32 tmp;
403 /* Create or update the property */
404 tmp = cpu_to_be32(gd->qe_clk);
405 return fdt_setprop(blob, nodeoffset, name, &tmp, sizeof(tmp));
406}
407
408static int fdt_set_qe_brgfreq(void *blob, int nodeoffset, const char *name, bd_t *bd)
409{
410 u32 tmp;
411 /* Create or update the property */
412 tmp = cpu_to_be32(gd->brg_clk);
413 return fdt_setprop(blob, nodeoffset, name, &tmp, sizeof(tmp));
414}
415#endif
416
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400417/*
Jerry Van Baren8be40442007-07-04 21:34:24 -0400418 * Fixups to the fdt.
Gerald Van Baren213bf8c2007-03-31 12:23:51 -0400419 */
Gerald Van Baren213bf8c2007-03-31 12:23:51 -0400420static const struct {
Gerald Van Baren213bf8c2007-03-31 12:23:51 -0400421 char *node;
422 char *prop;
Kim Phillipsf57ac7a2007-07-25 19:25:22 -0500423 int (*set_fn)(void *blob, int nodeoffset, const char *name, bd_t *bd);
Gerald Van Baren213bf8c2007-03-31 12:23:51 -0400424} fixup_props[] = {
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400425 { "/cpus/" OF_CPU,
Jerry Van Baren8be40442007-07-04 21:34:24 -0400426 "timebase-frequency",
427 fdt_set_tbfreq
Gerald Van Baren213bf8c2007-03-31 12:23:51 -0400428 },
Jerry Van Baren8be40442007-07-04 21:34:24 -0400429 { "/cpus/" OF_CPU,
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400430 "bus-frequency",
431 fdt_set_busfreq
Gerald Van Baren213bf8c2007-03-31 12:23:51 -0400432 },
Jerry Van Baren8be40442007-07-04 21:34:24 -0400433 { "/cpus/" OF_CPU,
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400434 "clock-frequency",
Kim Phillips8f9e0e92007-08-15 22:30:19 -0500435 fdt_set_clockfreq
436 },
437 { "/" OF_SOC,
438 "bus-frequency",
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400439 fdt_set_busfreq
Gerald Van Baren213bf8c2007-03-31 12:23:51 -0400440 },
Jerry Van Baren8be40442007-07-04 21:34:24 -0400441 { "/" OF_SOC "/serial@4500",
442 "clock-frequency",
443 fdt_set_busfreq
444 },
445 { "/" OF_SOC "/serial@4600",
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400446 "clock-frequency",
447 fdt_set_busfreq
Gerald Van Baren213bf8c2007-03-31 12:23:51 -0400448 },
Kim Phillips255a35772007-05-16 16:52:19 -0500449#ifdef CONFIG_TSEC1
Jerry Van Baren8be40442007-07-04 21:34:24 -0400450 { "/" OF_SOC "/ethernet@24000",
Gerald Van Baren213bf8c2007-03-31 12:23:51 -0400451 "mac-address",
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400452 fdt_set_eth0
Gerald Van Baren213bf8c2007-03-31 12:23:51 -0400453 },
Jerry Van Baren8be40442007-07-04 21:34:24 -0400454 { "/" OF_SOC "/ethernet@24000",
Gerald Van Baren213bf8c2007-03-31 12:23:51 -0400455 "local-mac-address",
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400456 fdt_set_eth0
Gerald Van Baren213bf8c2007-03-31 12:23:51 -0400457 },
458#endif
Kim Phillips255a35772007-05-16 16:52:19 -0500459#ifdef CONFIG_TSEC2
Jerry Van Baren8be40442007-07-04 21:34:24 -0400460 { "/" OF_SOC "/ethernet@25000",
Gerald Van Baren213bf8c2007-03-31 12:23:51 -0400461 "mac-address",
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400462 fdt_set_eth1
Gerald Van Baren213bf8c2007-03-31 12:23:51 -0400463 },
Jerry Van Baren8be40442007-07-04 21:34:24 -0400464 { "/" OF_SOC "/ethernet@25000",
Gerald Van Baren213bf8c2007-03-31 12:23:51 -0400465 "local-mac-address",
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400466 fdt_set_eth1
Gerald Van Baren213bf8c2007-03-31 12:23:51 -0400467 },
468#endif
Kim Phillips8f9e0e92007-08-15 22:30:19 -0500469#ifdef CONFIG_QE
470 { "/" OF_QE,
471 "brg-frequency",
472 fdt_set_qe_brgfreq
473 },
474 { "/" OF_QE,
475 "bus-frequency",
476 fdt_set_qe_busfreq
477 },
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400478#ifdef CONFIG_UEC_ETH1
479#if CFG_UEC1_UCC_NUM == 0 /* UCC1 */
Jerry Van Baren8be40442007-07-04 21:34:24 -0400480 { "/" OF_QE "/ucc@2000",
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400481 "mac-address",
482 fdt_set_eth0
483 },
Jerry Van Baren8be40442007-07-04 21:34:24 -0400484 { "/" OF_QE "/ucc@2000",
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400485 "local-mac-address",
486 fdt_set_eth0
487 },
488#elif CFG_UEC1_UCC_NUM == 2 /* UCC3 */
Jerry Van Baren8be40442007-07-04 21:34:24 -0400489 { "/" OF_QE "/ucc@2200",
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400490 "mac-address",
491 fdt_set_eth0
492 },
Jerry Van Baren8be40442007-07-04 21:34:24 -0400493 { "/" OF_QE "/ucc@2200",
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400494 "local-mac-address",
495 fdt_set_eth0
496 },
497#endif
Jerry Van Baren8be40442007-07-04 21:34:24 -0400498#endif /* CONFIG_UEC_ETH1 */
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400499#ifdef CONFIG_UEC_ETH2
500#if CFG_UEC2_UCC_NUM == 1 /* UCC2 */
Jerry Van Baren8be40442007-07-04 21:34:24 -0400501 { "/" OF_QE "/ucc@3000",
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400502 "mac-address",
503 fdt_set_eth1
504 },
Jerry Van Baren8be40442007-07-04 21:34:24 -0400505 { "/" OF_QE "/ucc@3000",
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400506 "local-mac-address",
507 fdt_set_eth1
508 },
Kim Phillipsf4b2ac52007-08-15 22:30:12 -0500509#elif CFG_UEC2_UCC_NUM == 3 /* UCC4 */
Jerry Van Baren8be40442007-07-04 21:34:24 -0400510 { "/" OF_QE "/ucc@3200",
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400511 "mac-address",
512 fdt_set_eth1
513 },
Jerry Van Baren8be40442007-07-04 21:34:24 -0400514 { "/" OF_QE "/ucc@3200",
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400515 "local-mac-address",
516 fdt_set_eth1
517 },
518#endif
Jerry Van Baren8be40442007-07-04 21:34:24 -0400519#endif /* CONFIG_UEC_ETH2 */
Kim Phillips8f9e0e92007-08-15 22:30:19 -0500520#endif /* CONFIG_QE */
Gerald Van Baren213bf8c2007-03-31 12:23:51 -0400521};
522
523void
524ft_cpu_setup(void *blob, bd_t *bd)
525{
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400526 int nodeoffset;
527 int err;
528 int j;
Gerald Van Baren213bf8c2007-03-31 12:23:51 -0400529
530 for (j = 0; j < (sizeof(fixup_props) / sizeof(fixup_props[0])); j++) {
Kim Phillipsf57ac7a2007-07-25 19:25:22 -0500531 nodeoffset = fdt_find_node_by_path(blob, fixup_props[j].node);
Gerald Van Baren213bf8c2007-03-31 12:23:51 -0400532 if (nodeoffset >= 0) {
Jerry Van Baren8be40442007-07-04 21:34:24 -0400533 err = fixup_props[j].set_fn(blob, nodeoffset,
534 fixup_props[j].prop, bd);
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400535 if (err < 0)
Jerry Van Baren8be40442007-07-04 21:34:24 -0400536 debug("Problem setting %s = %s: %s\n",
Gerald Van Barenf35a53f2007-04-15 13:54:26 -0400537 fixup_props[j].node,
538 fixup_props[j].prop,
539 fdt_strerror(err));
Jerry Van Baren8be40442007-07-04 21:34:24 -0400540 } else {
541 debug("Couldn't find %s: %s\n",
542 fixup_props[j].node,
543 fdt_strerror(nodeoffset));
Gerald Van Baren213bf8c2007-03-31 12:23:51 -0400544 }
545 }
546}
Jerry Van Baren26d02c92007-07-04 21:27:30 -0400547#elif defined(CONFIG_OF_FLAT_TREE)
Kumar Gala62ec6412006-01-11 16:48:10 -0600548void
549ft_cpu_setup(void *blob, bd_t *bd)
550{
551 u32 *p;
552 int len;
553 ulong clock;
554
555 clock = bd->bi_busfreq;
556 p = ft_get_prop(blob, "/cpus/" OF_CPU "/bus-frequency", &len);
557 if (p != NULL)
558 *p = cpu_to_be32(clock);
559
560 p = ft_get_prop(blob, "/" OF_SOC "/bus-frequency", &len);
561 if (p != NULL)
562 *p = cpu_to_be32(clock);
563
564 p = ft_get_prop(blob, "/" OF_SOC "/serial@4500/clock-frequency", &len);
565 if (p != NULL)
566 *p = cpu_to_be32(clock);
567
568 p = ft_get_prop(blob, "/" OF_SOC "/serial@4600/clock-frequency", &len);
569 if (p != NULL)
570 *p = cpu_to_be32(clock);
571
Kim Phillips255a35772007-05-16 16:52:19 -0500572#ifdef CONFIG_TSEC1
Timur Tabi61f4f912007-02-13 10:41:42 -0600573 p = ft_get_prop(blob, "/" OF_SOC "/ethernet@24000/mac-address", &len);
574 if (p != NULL)
575 memcpy(p, bd->bi_enetaddr, 6);
576
Kim Phillips48041362006-11-01 00:07:25 -0600577 p = ft_get_prop(blob, "/" OF_SOC "/ethernet@24000/local-mac-address", &len);
Kim Phillipsb7004742007-01-30 16:15:21 -0600578 if (p != NULL)
Kumar Gala62ec6412006-01-11 16:48:10 -0600579 memcpy(p, bd->bi_enetaddr, 6);
580#endif
581
Kim Phillips255a35772007-05-16 16:52:19 -0500582#ifdef CONFIG_TSEC2
Timur Tabi61f4f912007-02-13 10:41:42 -0600583 p = ft_get_prop(blob, "/" OF_SOC "/ethernet@25000/mac-address", &len);
584 if (p != NULL)
585 memcpy(p, bd->bi_enet1addr, 6);
586
Kim Phillips48041362006-11-01 00:07:25 -0600587 p = ft_get_prop(blob, "/" OF_SOC "/ethernet@25000/local-mac-address", &len);
Kim Phillipsb7004742007-01-30 16:15:21 -0600588 if (p != NULL)
Kumar Gala62ec6412006-01-11 16:48:10 -0600589 memcpy(p, bd->bi_enet1addr, 6);
590#endif
Kim Phillipsd51b3cf2007-02-22 20:06:57 -0600591
592#ifdef CONFIG_UEC_ETH1
593#if CFG_UEC1_UCC_NUM == 0 /* UCC1 */
594 p = ft_get_prop(blob, "/" OF_QE "/ucc@2000/mac-address", &len);
595 if (p != NULL)
596 memcpy(p, bd->bi_enetaddr, 6);
597
598 p = ft_get_prop(blob, "/" OF_QE "/ucc@2000/local-mac-address", &len);
599 if (p != NULL)
600 memcpy(p, bd->bi_enetaddr, 6);
601#elif CFG_UEC1_UCC_NUM == 2 /* UCC3 */
602 p = ft_get_prop(blob, "/" OF_QE "/ucc@2200/mac-address", &len);
603 if (p != NULL)
604 memcpy(p, bd->bi_enetaddr, 6);
605
606 p = ft_get_prop(blob, "/" OF_QE "/ucc@2200/local-mac-address", &len);
607 if (p != NULL)
608 memcpy(p, bd->bi_enetaddr, 6);
609#endif
610#endif
611
612#ifdef CONFIG_UEC_ETH2
613#if CFG_UEC2_UCC_NUM == 1 /* UCC2 */
614 p = ft_get_prop(blob, "/" OF_QE "/ucc@3000/mac-address", &len);
615 if (p != NULL)
616 memcpy(p, bd->bi_enet1addr, 6);
617
618 p = ft_get_prop(blob, "/" OF_QE "/ucc@3000/local-mac-address", &len);
619 if (p != NULL)
620 memcpy(p, bd->bi_enet1addr, 6);
621#elif CFG_UEC2_UCC_NUM == 3 /* UCC4 */
622 p = ft_get_prop(blob, "/" OF_QE "/ucc@3200/mac-address", &len);
623 if (p != NULL)
624 memcpy(p, bd->bi_enet1addr, 6);
625
626 p = ft_get_prop(blob, "/" OF_QE "/ucc@3200/local-mac-address", &len);
627 if (p != NULL)
628 memcpy(p, bd->bi_enet1addr, 6);
629#endif
630#endif
Kumar Gala62ec6412006-01-11 16:48:10 -0600631}
632#endif
Marian Balakowicz61f25152006-03-14 16:14:48 +0100633
634#if defined(CONFIG_DDR_ECC)
635void dma_init(void)
636{
Timur Tabid239d742006-11-03 12:00:28 -0600637 volatile immap_t *immap = (immap_t *)CFG_IMMR;
Dave Liuf6eda7f2006-10-25 14:41:21 -0500638 volatile dma83xx_t *dma = &immap->dma;
Marian Balakowicz61f25152006-03-14 16:14:48 +0100639 volatile u32 status = swab32(dma->dmasr0);
640 volatile u32 dmamr0 = swab32(dma->dmamr0);
641
642 debug("DMA-init\n");
643
644 /* initialize DMASARn, DMADAR and DMAABCRn */
645 dma->dmadar0 = (u32)0;
646 dma->dmasar0 = (u32)0;
647 dma->dmabcr0 = 0;
648
649 __asm__ __volatile__ ("sync");
650 __asm__ __volatile__ ("isync");
651
652 /* clear CS bit */
653 dmamr0 &= ~DMA_CHANNEL_START;
654 dma->dmamr0 = swab32(dmamr0);
655 __asm__ __volatile__ ("sync");
656 __asm__ __volatile__ ("isync");
657
658 /* while the channel is busy, spin */
659 while(status & DMA_CHANNEL_BUSY) {
660 status = swab32(dma->dmasr0);
661 }
662
663 debug("DMA-init end\n");
664}
665
666uint dma_check(void)
667{
Timur Tabid239d742006-11-03 12:00:28 -0600668 volatile immap_t *immap = (immap_t *)CFG_IMMR;
Dave Liuf6eda7f2006-10-25 14:41:21 -0500669 volatile dma83xx_t *dma = &immap->dma;
Marian Balakowicz61f25152006-03-14 16:14:48 +0100670 volatile u32 status = swab32(dma->dmasr0);
671 volatile u32 byte_count = swab32(dma->dmabcr0);
672
673 /* while the channel is busy, spin */
674 while (status & DMA_CHANNEL_BUSY) {
675 status = swab32(dma->dmasr0);
676 }
677
678 if (status & DMA_CHANNEL_TRANSFER_ERROR) {
679 printf ("DMA Error: status = %x @ %d\n", status, byte_count);
680 }
681
682 return status;
683}
684
685int dma_xfer(void *dest, u32 count, void *src)
686{
Timur Tabid239d742006-11-03 12:00:28 -0600687 volatile immap_t *immap = (immap_t *)CFG_IMMR;
Dave Liuf6eda7f2006-10-25 14:41:21 -0500688 volatile dma83xx_t *dma = &immap->dma;
Marian Balakowicz61f25152006-03-14 16:14:48 +0100689 volatile u32 dmamr0;
690
691 /* initialize DMASARn, DMADAR and DMAABCRn */
692 dma->dmadar0 = swab32((u32)dest);
693 dma->dmasar0 = swab32((u32)src);
694 dma->dmabcr0 = swab32(count);
695
696 __asm__ __volatile__ ("sync");
697 __asm__ __volatile__ ("isync");
698
699 /* init direct transfer, clear CS bit */
700 dmamr0 = (DMA_CHANNEL_TRANSFER_MODE_DIRECT |
701 DMA_CHANNEL_SOURCE_ADDRESS_HOLD_8B |
702 DMA_CHANNEL_SOURCE_ADRESSS_HOLD_EN);
Wolfgang Denkcf48eb92006-04-16 10:51:58 +0200703
Marian Balakowicz61f25152006-03-14 16:14:48 +0100704 dma->dmamr0 = swab32(dmamr0);
705
706 __asm__ __volatile__ ("sync");
707 __asm__ __volatile__ ("isync");
708
709 /* set CS to start DMA transfer */
710 dmamr0 |= DMA_CHANNEL_START;
711 dma->dmamr0 = swab32(dmamr0);
712 __asm__ __volatile__ ("sync");
713 __asm__ __volatile__ ("isync");
714
715 return ((int)dma_check());
716}
717#endif /*CONFIG_DDR_ECC*/