blob: 0f5f8348581ff589691c5a4f22235fd66e6a84b1 [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
wdenk0ac6f8b2004-07-09 23:27:13 +00002 * Copyright 2004 Freescale Semiconductor.
wdenk42d1f032003-10-15 23:53:47 +00003 * (C) Copyright 2002,2003 Motorola,Inc.
4 * Xianghua Xiao <X.Xiao@motorola.com>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
wdenk0ac6f8b2004-07-09 23:27:13 +000025/*
26 * mpc8540ads board configuration file
27 *
28 * Please refer to doc/README.mpc85xx for more info.
29 *
30 * Make sure you change the MAC address and other network params first,
31 * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
wdenk42d1f032003-10-15 23:53:47 +000032 */
33
34#ifndef __CONFIG_H
35#define __CONFIG_H
36
37/* High Level Configuration Options */
wdenk0ac6f8b2004-07-09 23:27:13 +000038#define CONFIG_BOOKE 1 /* BOOKE */
39#define CONFIG_E500 1 /* BOOKE e500 family */
40#define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
41#define CONFIG_MPC8540 1 /* MPC8540 specific */
42#define CONFIG_MPC8540ADS 1 /* MPC8540ADS board specific */
wdenk42d1f032003-10-15 23:53:47 +000043
Jon Loeliger288693a2005-07-25 12:14:54 -050044#ifndef CONFIG_HAS_FEC
45#define CONFIG_HAS_FEC 1 /* 8540 has FEC */
46#endif
47
wdenk0ac6f8b2004-07-09 23:27:13 +000048#define CONFIG_PCI
Wolfgang Denk53677ef2008-05-20 16:00:29 +020049#define CONFIG_TSEC_ENET /* tsec ethernet support */
wdenk42d1f032003-10-15 23:53:47 +000050#define CONFIG_ENV_OVERWRITE
Kumar Gala7232a272008-01-16 01:32:06 -060051#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
wdenk42d1f032003-10-15 23:53:47 +000052
wdenk0ac6f8b2004-07-09 23:27:13 +000053/*
54 * sysclk for MPC85xx
55 *
56 * Two valid values are:
57 * 33000000
58 * 66000000
59 *
60 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
wdenk9aea9532004-08-01 23:02:45 +000061 * is likely the desired value here, so that is now the default.
62 * The board, however, can run at 66MHz. In any event, this value
63 * must match the settings of some switches. Details can be found
64 * in the README.mpc85xxads.
Matthew McClintock34c3c0e2006-06-28 10:47:03 -050065 *
66 * XXX -- Can't we run at 66 MHz, anyway? PCI should drop to
67 * 33MHz to accommodate, based on a PCI pin.
68 * Note that PCI-X won't work at 33MHz.
wdenk0ac6f8b2004-07-09 23:27:13 +000069 */
70
wdenk9aea9532004-08-01 23:02:45 +000071#ifndef CONFIG_SYS_CLK_FREQ
Matthew McClintock34c3c0e2006-06-28 10:47:03 -050072#define CONFIG_SYS_CLK_FREQ 33000000
wdenk42d1f032003-10-15 23:53:47 +000073#endif
74
wdenk9aea9532004-08-01 23:02:45 +000075
wdenk0ac6f8b2004-07-09 23:27:13 +000076/*
77 * These can be toggled for performance analysis, otherwise use default.
78 */
79#define CONFIG_L2_CACHE /* toggle L2 cache */
80#define CONFIG_BTB /* toggle branch predition */
81#define CONFIG_ADDR_STREAMING /* toggle addr streaming */
wdenk42d1f032003-10-15 23:53:47 +000082
wdenk0ac6f8b2004-07-09 23:27:13 +000083#define CFG_MEMTEST_START 0x00200000 /* memtest region */
wdenk42d1f032003-10-15 23:53:47 +000084#define CFG_MEMTEST_END 0x00400000
85
wdenk42d1f032003-10-15 23:53:47 +000086
87/*
88 * Base addresses -- Note these are effective addresses where the
89 * actual resources get mapped (not physical addresses)
90 */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020091#define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
wdenk0ac6f8b2004-07-09 23:27:13 +000092#define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
Kumar Galaf69766e2008-01-30 14:55:14 -060093#define CFG_CCSRBAR_PHYS CFG_CCSRBAR /* physical addr of CCSRBAR */
wdenk0ac6f8b2004-07-09 23:27:13 +000094#define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
wdenk42d1f032003-10-15 23:53:47 +000095
Kumar Gala9617c8d2008-06-06 13:12:18 -050096/* DDR Setup */
97#define CONFIG_FSL_DDR1
98#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
99#define CONFIG_DDR_SPD
100#undef CONFIG_FSL_DDR_INTERACTIVE
wdenk9aea9532004-08-01 23:02:45 +0000101
Kumar Gala9617c8d2008-06-06 13:12:18 -0500102#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
103
wdenk0ac6f8b2004-07-09 23:27:13 +0000104#define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
wdenk42d1f032003-10-15 23:53:47 +0000105#define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
wdenk9aea9532004-08-01 23:02:45 +0000106
Kumar Gala9617c8d2008-06-06 13:12:18 -0500107#define CONFIG_NUM_DDR_CONTROLLERS 1
108#define CONFIG_DIMM_SLOTS_PER_CTLR 1
109#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
wdenk9aea9532004-08-01 23:02:45 +0000110
Kumar Gala9617c8d2008-06-06 13:12:18 -0500111/* I2C addresses of SPD EEPROMs */
112#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
wdenk9aea9532004-08-01 23:02:45 +0000113
Kumar Gala9617c8d2008-06-06 13:12:18 -0500114/* These are used when DDR doesn't use SPD. */
115#define CFG_SDRAM_SIZE 128 /* DDR is 128MB */
116#define CFG_DDR_CS0_BNDS 0x00000007 /* 0-128MB */
117#define CFG_DDR_CS0_CONFIG 0x80000002
118#define CFG_DDR_TIMING_1 0x37344321
119#define CFG_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
120#define CFG_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
121#define CFG_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
122#define CFG_DDR_INTERVAL 0x05200100 /* autocharge,no open page */
wdenk42d1f032003-10-15 23:53:47 +0000123
wdenk0ac6f8b2004-07-09 23:27:13 +0000124/*
125 * SDRAM on the Local Bus
126 */
wdenk0ac6f8b2004-07-09 23:27:13 +0000127#define CFG_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
wdenk0ac6f8b2004-07-09 23:27:13 +0000128#define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
wdenk42d1f032003-10-15 23:53:47 +0000129
wdenk0ac6f8b2004-07-09 23:27:13 +0000130#define CFG_FLASH_BASE 0xff000000 /* start of FLASH 16M */
131#define CFG_BR0_PRELIM 0xff001801 /* port size 32bit */
wdenk42d1f032003-10-15 23:53:47 +0000132
wdenk0ac6f8b2004-07-09 23:27:13 +0000133#define CFG_OR0_PRELIM 0xff006ff7 /* 16MB Flash */
134#define CFG_MAX_FLASH_BANKS 1 /* number of banks */
135#define CFG_MAX_FLASH_SECT 64 /* sectors per device */
wdenk42d1f032003-10-15 23:53:47 +0000136#undef CFG_FLASH_CHECKSUM
wdenk0ac6f8b2004-07-09 23:27:13 +0000137#define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
138#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
wdenk42d1f032003-10-15 23:53:47 +0000139
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200140#define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
wdenk0ac6f8b2004-07-09 23:27:13 +0000141
wdenk42d1f032003-10-15 23:53:47 +0000142#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
143#define CFG_RAMBOOT
144#else
wdenk0ac6f8b2004-07-09 23:27:13 +0000145#undef CFG_RAMBOOT
wdenk42d1f032003-10-15 23:53:47 +0000146#endif
147
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200148#define CONFIG_FLASH_CFI_DRIVER
wdenkcf336782004-10-10 20:23:57 +0000149#define CFG_FLASH_CFI
150#define CFG_FLASH_EMPTY_INFO
wdenk42d1f032003-10-15 23:53:47 +0000151
wdenk42d1f032003-10-15 23:53:47 +0000152#undef CONFIG_CLOCKS_IN_MHZ
153
wdenk0ac6f8b2004-07-09 23:27:13 +0000154
155/*
156 * Local Bus Definitions
157 */
158
159/*
160 * Base Register 2 and Option Register 2 configure SDRAM.
161 * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
162 *
163 * For BR2, need:
164 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
165 * port-size = 32-bits = BR2[19:20] = 11
166 * no parity checking = BR2[21:22] = 00
167 * SDRAM for MSEL = BR2[24:26] = 011
168 * Valid = BR[31] = 1
169 *
170 * 0 4 8 12 16 20 24 28
171 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
172 *
173 * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into
174 * FIXME: the top 17 bits of BR2.
175 */
176
177#define CFG_BR2_PRELIM 0xf0001861
178
179/*
180 * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
181 *
182 * For OR2, need:
183 * 64MB mask for AM, OR2[0:7] = 1111 1100
184 * XAM, OR2[17:18] = 11
185 * 9 columns OR2[19-21] = 010
186 * 13 rows OR2[23-25] = 100
187 * EAD set for extra time OR[31] = 1
188 *
189 * 0 4 8 12 16 20 24 28
190 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
191 */
192
wdenk42d1f032003-10-15 23:53:47 +0000193#define CFG_OR2_PRELIM 0xfc006901
wdenk0ac6f8b2004-07-09 23:27:13 +0000194
195#define CFG_LBC_LCRR 0x00030004 /* LB clock ratio reg */
196#define CFG_LBC_LBCR 0x00000000 /* LB config reg */
197#define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
198#define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
199
200/*
201 * LSDMR masks
202 */
203#define CFG_LBC_LSDMR_RFEN (1 << (31 - 1))
204#define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
205#define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
206#define CFG_LBC_LSDMR_RFCR5 (3 << (31 - 16))
207#define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16))
208#define CFG_LBC_LSDMR_PRETOACT3 (3 << (31 - 19))
209#define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
210#define CFG_LBC_LSDMR_ACTTORW3 (3 << (31 - 22))
211#define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
212#define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
213#define CFG_LBC_LSDMR_BL8 (1 << (31 - 23))
214#define CFG_LBC_LSDMR_WRC2 (2 << (31 - 27))
215#define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27))
216#define CFG_LBC_LSDMR_BUFCMD (1 << (31 - 29))
217#define CFG_LBC_LSDMR_CL3 (3 << (31 - 31))
218
219#define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
220#define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
221#define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
222#define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4))
223#define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
224#define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
225#define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
226#define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
227
228#define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_BSMA1516 \
229 | CFG_LBC_LSDMR_RFCR5 \
230 | CFG_LBC_LSDMR_PRETOACT3 \
231 | CFG_LBC_LSDMR_ACTTORW3 \
232 | CFG_LBC_LSDMR_BL8 \
233 | CFG_LBC_LSDMR_WRC2 \
234 | CFG_LBC_LSDMR_CL3 \
235 | CFG_LBC_LSDMR_RFEN \
236 )
237
238/*
239 * SDRAM Controller configuration sequence.
240 */
241#define CFG_LBC_LSDMR_1 ( CFG_LBC_LSDMR_COMMON \
wdenk9aea9532004-08-01 23:02:45 +0000242 | CFG_LBC_LSDMR_OP_PCHALL)
wdenk0ac6f8b2004-07-09 23:27:13 +0000243#define CFG_LBC_LSDMR_2 ( CFG_LBC_LSDMR_COMMON \
wdenk9aea9532004-08-01 23:02:45 +0000244 | CFG_LBC_LSDMR_OP_ARFRSH)
wdenk0ac6f8b2004-07-09 23:27:13 +0000245#define CFG_LBC_LSDMR_3 ( CFG_LBC_LSDMR_COMMON \
wdenk9aea9532004-08-01 23:02:45 +0000246 | CFG_LBC_LSDMR_OP_ARFRSH)
wdenk0ac6f8b2004-07-09 23:27:13 +0000247#define CFG_LBC_LSDMR_4 ( CFG_LBC_LSDMR_COMMON \
wdenk9aea9532004-08-01 23:02:45 +0000248 | CFG_LBC_LSDMR_OP_MRW)
wdenk0ac6f8b2004-07-09 23:27:13 +0000249#define CFG_LBC_LSDMR_5 ( CFG_LBC_LSDMR_COMMON \
wdenk9aea9532004-08-01 23:02:45 +0000250 | CFG_LBC_LSDMR_OP_NORMAL)
wdenk0ac6f8b2004-07-09 23:27:13 +0000251
wdenk42d1f032003-10-15 23:53:47 +0000252
wdenk9aea9532004-08-01 23:02:45 +0000253/*
254 * 32KB, 8-bit wide for ADS config reg
255 */
256#define CFG_BR4_PRELIM 0xf8000801
wdenkc837dcb2004-01-20 23:12:12 +0000257#define CFG_OR4_PRELIM 0xffffe1f1
258#define CFG_BCSR (CFG_BR4_PRELIM & 0xffff8000)
wdenk42d1f032003-10-15 23:53:47 +0000259
260#define CONFIG_L1_INIT_RAM
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200261#define CFG_INIT_RAM_LOCK 1
wdenk9aea9532004-08-01 23:02:45 +0000262#define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200263#define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
wdenk42d1f032003-10-15 23:53:47 +0000264
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200265#define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
wdenk42d1f032003-10-15 23:53:47 +0000266#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
267#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
268
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200269#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
270#define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
wdenk42d1f032003-10-15 23:53:47 +0000271
272/* Serial Port */
273#define CONFIG_CONS_INDEX 1
274#undef CONFIG_SERIAL_SOFTWARE_FIFO
275#define CFG_NS16550
276#define CFG_NS16550_SERIAL
wdenk0ac6f8b2004-07-09 23:27:13 +0000277#define CFG_NS16550_REG_SIZE 1
wdenk42d1f032003-10-15 23:53:47 +0000278#define CFG_NS16550_CLK get_bus_freq(0)
wdenk42d1f032003-10-15 23:53:47 +0000279
280#define CFG_BAUDRATE_TABLE \
281 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
282
wdenk0ac6f8b2004-07-09 23:27:13 +0000283#define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
284#define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
wdenk42d1f032003-10-15 23:53:47 +0000285
286/* Use the HUSH parser */
287#define CFG_HUSH_PARSER
wdenk0ac6f8b2004-07-09 23:27:13 +0000288#ifdef CFG_HUSH_PARSER
wdenk42d1f032003-10-15 23:53:47 +0000289#define CFG_PROMPT_HUSH_PS2 "> "
290#endif
291
Matthew McClintock0e163872006-06-28 10:43:36 -0500292/* pass open firmware flat tree */
Kumar Gala0fd5ec62007-11-28 22:54:27 -0600293#define CONFIG_OF_LIBFDT 1
294#define CONFIG_OF_BOARD_SETUP 1
295#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Matthew McClintock0e163872006-06-28 10:43:36 -0500296
297#define CFG_64BIT_VSPRINTF 1
298#define CFG_64BIT_STRTOUL 1
299
Jon Loeliger20476722006-10-20 15:50:15 -0500300/*
301 * I2C
302 */
303#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
304#define CONFIG_HARD_I2C /* I2C with hardware support*/
wdenk0ac6f8b2004-07-09 23:27:13 +0000305#undef CONFIG_SOFT_I2C /* I2C bit-banged */
306#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
wdenk42d1f032003-10-15 23:53:47 +0000307#define CFG_I2C_SLAVE 0x7F
wdenk0ac6f8b2004-07-09 23:27:13 +0000308#define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
Jon Loeliger20476722006-10-20 15:50:15 -0500309#define CFG_I2C_OFFSET 0x3000
wdenk42d1f032003-10-15 23:53:47 +0000310
wdenk0ac6f8b2004-07-09 23:27:13 +0000311/* RapidIO MMU */
312#define CFG_RIO_MEM_BASE 0xc0000000 /* base address */
313#define CFG_RIO_MEM_PHYS CFG_RIO_MEM_BASE
314#define CFG_RIO_MEM_SIZE 0x20000000 /* 128M */
315
316/*
317 * General PCI
Sergei Shtylyov362dd832006-12-27 22:07:15 +0300318 * Memory space is mapped 1-1, but I/O space must start from 0.
wdenk0ac6f8b2004-07-09 23:27:13 +0000319 */
320#define CFG_PCI1_MEM_BASE 0x80000000
321#define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
322#define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
Sergei Shtylyov362dd832006-12-27 22:07:15 +0300323#define CFG_PCI1_IO_BASE 0x00000000
Matthew McClintockc88f9fe2006-06-28 10:45:41 -0500324#define CFG_PCI1_IO_PHYS 0xe2000000
325#define CFG_PCI1_IO_SIZE 0x100000 /* 1M */
wdenk0ac6f8b2004-07-09 23:27:13 +0000326
wdenk42d1f032003-10-15 23:53:47 +0000327#if defined(CONFIG_PCI)
wdenk0ac6f8b2004-07-09 23:27:13 +0000328
wdenk42d1f032003-10-15 23:53:47 +0000329#define CONFIG_NET_MULTI
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200330#define CONFIG_PCI_PNP /* do pci plug-and-play */
wdenk0ac6f8b2004-07-09 23:27:13 +0000331
wdenk42d1f032003-10-15 23:53:47 +0000332#undef CONFIG_EEPRO100
wdenk0ac6f8b2004-07-09 23:27:13 +0000333#undef CONFIG_TULIP
334
335#if !defined(CONFIG_PCI_PNP)
336 #define PCI_ENET0_IOADDR 0xe0000000
337 #define PCI_ENET0_MEMADDR 0xe0000000
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200338 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
wdenk42d1f032003-10-15 23:53:47 +0000339#endif
340
wdenk0ac6f8b2004-07-09 23:27:13 +0000341#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
342#define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
343
344#endif /* CONFIG_PCI */
345
346
347#if defined(CONFIG_TSEC_ENET)
348
349#ifndef CONFIG_NET_MULTI
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200350#define CONFIG_NET_MULTI 1
wdenk0ac6f8b2004-07-09 23:27:13 +0000351#endif
352
353#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips255a35772007-05-16 16:52:19 -0500354#define CONFIG_TSEC1 1
355#define CONFIG_TSEC1_NAME "TSEC0"
356#define CONFIG_TSEC2 1
357#define CONFIG_TSEC2_NAME "TSEC1"
wdenk0ac6f8b2004-07-09 23:27:13 +0000358#define TSEC1_PHY_ADDR 0
359#define TSEC2_PHY_ADDR 1
wdenk0ac6f8b2004-07-09 23:27:13 +0000360#define TSEC1_PHYIDX 0
361#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500362#define TSEC1_FLAGS TSEC_GIGABIT
363#define TSEC2_FLAGS TSEC_GIGABIT
wdenk9aea9532004-08-01 23:02:45 +0000364
Jon Loeliger288693a2005-07-25 12:14:54 -0500365
366#if CONFIG_HAS_FEC
wdenk9aea9532004-08-01 23:02:45 +0000367#define CONFIG_MPC85XX_FEC 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500368#define CONFIG_MPC85XX_FEC_NAME "FEC"
wdenk9aea9532004-08-01 23:02:45 +0000369#define FEC_PHY_ADDR 3
wdenk0ac6f8b2004-07-09 23:27:13 +0000370#define FEC_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500371#define FEC_FLAGS 0
Jon Loeliger288693a2005-07-25 12:14:54 -0500372#endif
wdenk9aea9532004-08-01 23:02:45 +0000373
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500374/* Options are: TSEC[0-1], FEC */
375#define CONFIG_ETHPRIME "TSEC0"
wdenk0ac6f8b2004-07-09 23:27:13 +0000376
377#endif /* CONFIG_TSEC_ENET */
378
379
380/*
381 * Environment
382 */
wdenk42d1f032003-10-15 23:53:47 +0000383#ifndef CFG_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200384 #define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200385 #define CONFIG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
386 #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
387 #define CONFIG_ENV_SIZE 0x2000
wdenk42d1f032003-10-15 23:53:47 +0000388#else
wdenk9aea9532004-08-01 23:02:45 +0000389 #define CFG_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200390 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200391 #define CONFIG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
392 #define CONFIG_ENV_SIZE 0x2000
wdenk42d1f032003-10-15 23:53:47 +0000393#endif
394
wdenk0ac6f8b2004-07-09 23:27:13 +0000395#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
396#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk42d1f032003-10-15 23:53:47 +0000397
Jon Loeliger2835e512007-06-13 13:22:08 -0500398
399/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500400 * BOOTP options
401 */
402#define CONFIG_BOOTP_BOOTFILESIZE
403#define CONFIG_BOOTP_BOOTPATH
404#define CONFIG_BOOTP_GATEWAY
405#define CONFIG_BOOTP_HOSTNAME
406
407
408/*
Jon Loeliger2835e512007-06-13 13:22:08 -0500409 * Command line configuration.
410 */
411#include <config_cmd_default.h>
412
413#define CONFIG_CMD_PING
414#define CONFIG_CMD_I2C
Kumar Gala82ac8c92007-12-07 12:04:30 -0600415#define CONFIG_CMD_ELF
Jon Loeliger2835e512007-06-13 13:22:08 -0500416
417#if defined(CONFIG_PCI)
418 #define CONFIG_CMD_PCI
wdenk42d1f032003-10-15 23:53:47 +0000419#endif
wdenk0ac6f8b2004-07-09 23:27:13 +0000420
Jon Loeliger2835e512007-06-13 13:22:08 -0500421#if defined(CFG_RAMBOOT)
422 #undef CONFIG_CMD_ENV
423 #undef CONFIG_CMD_LOADS
424#endif
425
wdenk42d1f032003-10-15 23:53:47 +0000426
wdenk0ac6f8b2004-07-09 23:27:13 +0000427#undef CONFIG_WATCHDOG /* watchdog disabled */
wdenk42d1f032003-10-15 23:53:47 +0000428
429/*
430 * Miscellaneous configurable options
431 */
wdenk0ac6f8b2004-07-09 23:27:13 +0000432#define CFG_LONGHELP /* undef to save memory */
Kumar Gala22abb2d2007-11-29 10:34:28 -0600433#define CONFIG_CMDLINE_EDITING /* Command-line editing */
wdenk0ac6f8b2004-07-09 23:27:13 +0000434#define CFG_LOAD_ADDR 0x2000000 /* default load address */
435#define CFG_PROMPT "=> " /* Monitor Command Prompt */
436
Jon Loeliger2835e512007-06-13 13:22:08 -0500437#if defined(CONFIG_CMD_KGDB)
wdenk0ac6f8b2004-07-09 23:27:13 +0000438 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk42d1f032003-10-15 23:53:47 +0000439#else
wdenk0ac6f8b2004-07-09 23:27:13 +0000440 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
wdenk42d1f032003-10-15 23:53:47 +0000441#endif
wdenk0ac6f8b2004-07-09 23:27:13 +0000442
wdenk42d1f032003-10-15 23:53:47 +0000443#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
wdenk0ac6f8b2004-07-09 23:27:13 +0000444#define CFG_MAXARGS 16 /* max number of command args */
445#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
446#define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
wdenk42d1f032003-10-15 23:53:47 +0000447
448/*
449 * For booting Linux, the board info and command line data
450 * have to be in the first 8 MB of memory, since this is
451 * the maximum mapped by the Linux kernel during initialization.
452 */
wdenk0ac6f8b2004-07-09 23:27:13 +0000453#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
wdenk42d1f032003-10-15 23:53:47 +0000454
wdenk42d1f032003-10-15 23:53:47 +0000455/*
456 * Internal Definitions
457 *
458 * Boot Flags
459 */
460#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
wdenk0ac6f8b2004-07-09 23:27:13 +0000461#define BOOTFLAG_WARM 0x02 /* Software reboot */
wdenk42d1f032003-10-15 23:53:47 +0000462
Jon Loeliger2835e512007-06-13 13:22:08 -0500463#if defined(CONFIG_CMD_KGDB)
wdenk42d1f032003-10-15 23:53:47 +0000464#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
465#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
466#endif
467
wdenk9aea9532004-08-01 23:02:45 +0000468
469/*
470 * Environment Configuration
471 */
wdenk0ac6f8b2004-07-09 23:27:13 +0000472
473/* The mac addresses for all ethernet interface */
wdenk42d1f032003-10-15 23:53:47 +0000474#if defined(CONFIG_TSEC_ENET)
Andy Fleming10327dc2007-08-16 16:35:02 -0500475#define CONFIG_HAS_ETH0
wdenk0ac6f8b2004-07-09 23:27:13 +0000476#define CONFIG_ETHADDR 00:E0:0C:00:00:FD
wdenke2ffd592004-12-31 09:32:47 +0000477#define CONFIG_HAS_ETH1
wdenk0ac6f8b2004-07-09 23:27:13 +0000478#define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
wdenke2ffd592004-12-31 09:32:47 +0000479#define CONFIG_HAS_ETH2
wdenk0ac6f8b2004-07-09 23:27:13 +0000480#define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
wdenk42d1f032003-10-15 23:53:47 +0000481#endif
482
wdenk0ac6f8b2004-07-09 23:27:13 +0000483#define CONFIG_IPADDR 192.168.1.253
484
485#define CONFIG_HOSTNAME unknown
486#define CONFIG_ROOTPATH /nfsroot
487#define CONFIG_BOOTFILE your.uImage
488
489#define CONFIG_SERVERIP 192.168.1.1
490#define CONFIG_GATEWAYIP 192.168.1.1
491#define CONFIG_NETMASK 255.255.255.0
492
493#define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
494
495#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
496#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
497
498#define CONFIG_BAUDRATE 115200
499
wdenk9aea9532004-08-01 23:02:45 +0000500#define CONFIG_EXTRA_ENV_SETTINGS \
wdenk0ac6f8b2004-07-09 23:27:13 +0000501 "netdev=eth0\0" \
502 "consoledev=ttyS0\0" \
Andy Flemingd3ec0d92007-05-10 17:50:01 -0500503 "ramdiskaddr=1000000\0" \
Andy Fleming8272dc22006-09-13 10:33:35 -0500504 "ramdiskfile=your.ramdisk.u-boot\0" \
505 "fdtaddr=400000\0" \
506 "fdtfile=your.fdt.dtb\0"
wdenk0ac6f8b2004-07-09 23:27:13 +0000507
wdenk9aea9532004-08-01 23:02:45 +0000508#define CONFIG_NFSBOOTCOMMAND \
wdenk0ac6f8b2004-07-09 23:27:13 +0000509 "setenv bootargs root=/dev/nfs rw " \
510 "nfsroot=$serverip:$rootpath " \
511 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
512 "console=$consoledev,$baudrate $othbootargs;" \
513 "tftp $loadaddr $bootfile;" \
Andy Fleming8272dc22006-09-13 10:33:35 -0500514 "tftp $fdtaddr $fdtfile;" \
515 "bootm $loadaddr - $fdtaddr"
wdenk0ac6f8b2004-07-09 23:27:13 +0000516
517#define CONFIG_RAMBOOTCOMMAND \
518 "setenv bootargs root=/dev/ram rw " \
519 "console=$consoledev,$baudrate $othbootargs;" \
520 "tftp $ramdiskaddr $ramdiskfile;" \
521 "tftp $loadaddr $bootfile;" \
Andy Fleming8272dc22006-09-13 10:33:35 -0500522 "tftp $fdtaddr $fdtfile;" \
Andy Flemingd3ec0d92007-05-10 17:50:01 -0500523 "bootm $loadaddr $ramdiskaddr $fdtaddr"
wdenk0ac6f8b2004-07-09 23:27:13 +0000524
525#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
wdenk42d1f032003-10-15 23:53:47 +0000526
527#endif /* __CONFIG_H */