blob: 09d14f7a56a7f4f7723dcde55d9488827f438a3b [file] [log] [blame]
Dirk Behmead9bc8e2009-01-28 21:39:58 +01001/*
2 * (C) Copyright 2004-2008
3 * Texas Instruments, <www.ti.com>
4 *
5 * Author :
6 * Manikandan Pillai <mani.pillai@ti.com>
7 *
8 * Derived from Beagle Board and 3430 SDP code by
9 * Richard Woodruff <r-woodruff2@ti.com>
10 * Syed Mohammed Khasim <khasim@ti.com>
11 *
12 * See file CREDITS for list of people who contributed to this
13 * project.
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of
18 * the License, or (at your option) any later version.
19 *
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
24 *
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * MA 02111-1307 USA
29 */
30#include <common.h>
Ben Warren736fead2009-07-20 22:01:11 -070031#include <netdev.h>
Dirk Behmead9bc8e2009-01-28 21:39:58 +010032#include <asm/io.h>
33#include <asm/arch/mem.h>
34#include <asm/arch/mux.h>
35#include <asm/arch/sys_proto.h>
36#include <i2c.h>
37#include <asm/mach-types.h>
38#include "evm.h"
39
Ajay Kumar Guptab5abf642010-06-10 11:20:49 +053040static u8 omap3_evm_version;
41
42u8 get_omap3_evm_rev(void)
43{
44 return omap3_evm_version;
45}
46
47static void omap3_evm_get_revision(void)
48{
Sanjeev Premi76ee9a22010-11-04 16:02:32 -040049#if defined(CONFIG_CMD_NET)
50 /*
51 * Board revision can be ascertained only by identifying
52 * the Ethernet chipset.
53 */
Ajay Kumar Guptab5abf642010-06-10 11:20:49 +053054 unsigned int smsc_id;
55
56 /* Ethernet PHY ID is stored at ID_REV register */
57 smsc_id = readl(CONFIG_SMC911X_BASE + 0x50) & 0xFFFF0000;
58 printf("Read back SMSC id 0x%x\n", smsc_id);
59
60 switch (smsc_id) {
61 /* SMSC9115 chipset */
62 case 0x01150000:
63 omap3_evm_version = OMAP3EVM_BOARD_GEN_1;
64 break;
65 /* SMSC 9220 chipset */
66 case 0x92200000:
67 default:
68 omap3_evm_version = OMAP3EVM_BOARD_GEN_2;
69 }
Sanjeev Premi76ee9a22010-11-04 16:02:32 -040070#else
71#if defined(CONFIG_STATIC_BOARD_REV)
72 /*
73 * Look for static defintion of the board revision
74 */
75 omap3_evm_version = CONFIG_STATIC_BOARD_REV;
76#else
77 /*
78 * Fallback to the default above.
79 */
80 omap3_evm_version = OMAP3EVM_BOARD_GEN_2;
81#endif
82#endif /* CONFIG_CMD_NET */
Ajay Kumar Guptab5abf642010-06-10 11:20:49 +053083}
84
Sanjeev Premi63f42402010-11-04 16:02:29 -040085#ifdef CONFIG_USB_OMAP3
Tom Rix58911512009-04-01 22:02:20 -050086/*
Ajay Kumar Gupta944a4892010-06-10 11:20:50 +053087 * MUSB port on OMAP3EVM Rev >= E requires extvbus programming.
88 */
89u8 omap3_evm_need_extvbus(void)
90{
91 u8 retval = 0;
92
93 if (get_omap3_evm_rev() >= OMAP3EVM_BOARD_GEN_2)
94 retval = 1;
95
96 return retval;
97}
Sanjeev Premi63f42402010-11-04 16:02:29 -040098#endif
Ajay Kumar Gupta944a4892010-06-10 11:20:50 +053099
100/*
Dirk Behmead9bc8e2009-01-28 21:39:58 +0100101 * Routine: board_init
102 * Description: Early hardware init.
Tom Rix58911512009-04-01 22:02:20 -0500103 */
Dirk Behmead9bc8e2009-01-28 21:39:58 +0100104int board_init(void)
105{
106 DECLARE_GLOBAL_DATA_PTR;
107
108 gpmc_init(); /* in SRAM or SDRAM, finish GPMC */
109 /* board id for Linux */
110 gd->bd->bi_arch_number = MACH_TYPE_OMAP3EVM;
111 /* boot param addr */
112 gd->bd->bi_boot_params = (OMAP34XX_SDRC_CS0 + 0x100);
113
114 return 0;
115}
116
Tom Rix58911512009-04-01 22:02:20 -0500117/*
Dirk Behmead9bc8e2009-01-28 21:39:58 +0100118 * Routine: misc_init_r
119 * Description: Init ethernet (done here so udelay works)
Tom Rix58911512009-04-01 22:02:20 -0500120 */
Dirk Behmead9bc8e2009-01-28 21:39:58 +0100121int misc_init_r(void)
122{
123
124#ifdef CONFIG_DRIVER_OMAP34XX_I2C
125 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
126#endif
127
128#if defined(CONFIG_CMD_NET)
129 setup_net_chip();
130#endif
Sanjeev Premi76ee9a22010-11-04 16:02:32 -0400131 omap3_evm_get_revision();
Dirk Behmead9bc8e2009-01-28 21:39:58 +0100132
Dirk Behmee6a6a702009-03-12 19:30:50 +0100133 dieid_num_r();
134
Dirk Behmead9bc8e2009-01-28 21:39:58 +0100135 return 0;
136}
137
Tom Rix58911512009-04-01 22:02:20 -0500138/*
Dirk Behmead9bc8e2009-01-28 21:39:58 +0100139 * Routine: set_muxconf_regs
140 * Description: Setting up the configuration Mux registers specific to the
141 * hardware. Many pins need to be moved from protect to primary
142 * mode.
Tom Rix58911512009-04-01 22:02:20 -0500143 */
Dirk Behmead9bc8e2009-01-28 21:39:58 +0100144void set_muxconf_regs(void)
145{
146 MUX_EVM();
147}
148
Tom Rix58911512009-04-01 22:02:20 -0500149/*
Dirk Behmead9bc8e2009-01-28 21:39:58 +0100150 * Routine: setup_net_chip
151 * Description: Setting up the configuration GPMC registers specific to the
152 * Ethernet hardware.
Tom Rix58911512009-04-01 22:02:20 -0500153 */
Dirk Behmead9bc8e2009-01-28 21:39:58 +0100154static void setup_net_chip(void)
155{
Dirk Behme97a099e2009-08-08 09:30:21 +0200156 struct gpio *gpio3_base = (struct gpio *)OMAP34XX_GPIO3_BASE;
Dirk Behme97a099e2009-08-08 09:30:21 +0200157 struct ctrl *ctrl_base = (struct ctrl *)OMAP34XX_CTRL_BASE;
Dirk Behmead9bc8e2009-01-28 21:39:58 +0100158
159 /* Configure GPMC registers */
Dirk Behme89411352009-08-08 09:30:22 +0200160 writel(NET_GPMC_CONFIG1, &gpmc_cfg->cs[5].config1);
161 writel(NET_GPMC_CONFIG2, &gpmc_cfg->cs[5].config2);
162 writel(NET_GPMC_CONFIG3, &gpmc_cfg->cs[5].config3);
163 writel(NET_GPMC_CONFIG4, &gpmc_cfg->cs[5].config4);
164 writel(NET_GPMC_CONFIG5, &gpmc_cfg->cs[5].config5);
165 writel(NET_GPMC_CONFIG6, &gpmc_cfg->cs[5].config6);
166 writel(NET_GPMC_CONFIG7, &gpmc_cfg->cs[5].config7);
Dirk Behmead9bc8e2009-01-28 21:39:58 +0100167
168 /* Enable off mode for NWE in PADCONF_GPMC_NWE register */
169 writew(readw(&ctrl_base ->gpmc_nwe) | 0x0E00, &ctrl_base->gpmc_nwe);
170 /* Enable off mode for NOE in PADCONF_GPMC_NADV_ALE register */
171 writew(readw(&ctrl_base->gpmc_noe) | 0x0E00, &ctrl_base->gpmc_noe);
172 /* Enable off mode for ALE in PADCONF_GPMC_NADV_ALE register */
173 writew(readw(&ctrl_base->gpmc_nadv_ale) | 0x0E00,
174 &ctrl_base->gpmc_nadv_ale);
175
176 /* Make GPIO 64 as output pin */
177 writel(readl(&gpio3_base->oe) & ~(GPIO0), &gpio3_base->oe);
178
179 /* Now send a pulse on the GPIO pin */
180 writel(GPIO0, &gpio3_base->setdataout);
181 udelay(1);
182 writel(GPIO0, &gpio3_base->cleardataout);
183 udelay(1);
184 writel(GPIO0, &gpio3_base->setdataout);
185}
Ben Warren736fead2009-07-20 22:01:11 -0700186
187int board_eth_init(bd_t *bis)
188{
189 int rc = 0;
190#ifdef CONFIG_SMC911X
191 rc = smc911x_initialize(0, CONFIG_SMC911X_BASE);
192#endif
193 return rc;
194}