blob: 68f2eef584b7020cef23cfb35e1e185cf8c6d2b6 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenk4e5ca3e2003-12-08 01:34:36 +00002/*
wdenkbf9e3b32004-02-12 00:47:09 +00003 * (C) Copyright 2002
wdenk4e5ca3e2003-12-08 01:34:36 +00004 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
wdenk4e5ca3e2003-12-08 01:34:36 +00005 */
6
7#include <common.h>
Simon Glass9edefc22019-11-14 12:57:37 -07008#include <cpu_func.h>
TsiChung Liewdd9f0542010-03-11 22:12:53 -06009#include <asm/immap.h>
10#include <asm/cache.h>
wdenk4e5ca3e2003-12-08 01:34:36 +000011
TsiChung Liewdd9f0542010-03-11 22:12:53 -060012volatile int *cf_icache_status = (int *)ICACHE_STATUS;
13volatile int *cf_dcache_status = (int *)DCACHE_STATUS;
14
15void flush_cache(ulong start_addr, ulong size)
wdenk4e5ca3e2003-12-08 01:34:36 +000016{
wdenkbf9e3b32004-02-12 00:47:09 +000017 /* Must be implemented for all M68k processors with copy-back data cache */
wdenk4e5ca3e2003-12-08 01:34:36 +000018}
TsiChung Liewdd9f0542010-03-11 22:12:53 -060019
20int icache_status(void)
21{
22 return *cf_icache_status;
23}
24
25int dcache_status(void)
26{
27 return *cf_dcache_status;
28}
29
30void icache_enable(void)
31{
32 icache_invalid();
33
34 *cf_icache_status = 1;
35
Angelo Dureghelloc533cfc2017-05-31 21:32:48 +020036#if defined(CONFIG_CF_V4) || defined(CONFIG_CF_V4E)
TsiChung Liewdd9f0542010-03-11 22:12:53 -060037 __asm__ __volatile__("movec %0, %%acr2"::"r"(CONFIG_SYS_CACHE_ACR2));
38 __asm__ __volatile__("movec %0, %%acr3"::"r"(CONFIG_SYS_CACHE_ACR3));
Angelo Dureghelloc533cfc2017-05-31 21:32:48 +020039#if defined(CONFIG_CF_V4E)
TsiChung Liewdd9f0542010-03-11 22:12:53 -060040 __asm__ __volatile__("movec %0, %%acr6"::"r"(CONFIG_SYS_CACHE_ACR6));
41 __asm__ __volatile__("movec %0, %%acr7"::"r"(CONFIG_SYS_CACHE_ACR7));
Angelo Dureghelloc533cfc2017-05-31 21:32:48 +020042#endif
TsiChung Liewdd9f0542010-03-11 22:12:53 -060043#else
44 __asm__ __volatile__("movec %0, %%acr0"::"r"(CONFIG_SYS_CACHE_ACR0));
45 __asm__ __volatile__("movec %0, %%acr1"::"r"(CONFIG_SYS_CACHE_ACR1));
46#endif
47
48 __asm__ __volatile__("movec %0, %%cacr"::"r"(CONFIG_SYS_CACHE_ICACR));
49}
50
51void icache_disable(void)
52{
53 u32 temp = 0;
54
55 *cf_icache_status = 0;
56 icache_invalid();
57
Angelo Dureghelloc533cfc2017-05-31 21:32:48 +020058#if defined(CONFIG_CF_V4) || defined(CONFIG_CF_V4E)
TsiChung Liewdd9f0542010-03-11 22:12:53 -060059 __asm__ __volatile__("movec %0, %%acr2"::"r"(temp));
60 __asm__ __volatile__("movec %0, %%acr3"::"r"(temp));
Angelo Dureghelloc533cfc2017-05-31 21:32:48 +020061#if defined(CONFIG_CF_V4E)
TsiChung Liewdd9f0542010-03-11 22:12:53 -060062 __asm__ __volatile__("movec %0, %%acr6"::"r"(temp));
63 __asm__ __volatile__("movec %0, %%acr7"::"r"(temp));
Angelo Dureghelloc533cfc2017-05-31 21:32:48 +020064#endif
TsiChung Liewdd9f0542010-03-11 22:12:53 -060065#else
66 __asm__ __volatile__("movec %0, %%acr0"::"r"(temp));
67 __asm__ __volatile__("movec %0, %%acr1"::"r"(temp));
TsiChung Liewdd9f0542010-03-11 22:12:53 -060068#endif
69}
70
71void icache_invalid(void)
72{
73 u32 temp;
74
75 temp = CONFIG_SYS_ICACHE_INV;
76 if (*cf_icache_status)
77 temp |= CONFIG_SYS_CACHE_ICACR;
78
79 __asm__ __volatile__("movec %0, %%cacr"::"r"(temp));
80}
81
82/*
83 * data cache only for ColdFire V4 such as MCF547x_8x, MCF5445x
84 * the dcache will be dummy in ColdFire V2 and V3
85 */
86void dcache_enable(void)
87{
88 dcache_invalid();
89 *cf_dcache_status = 1;
90
Angelo Dureghelloc533cfc2017-05-31 21:32:48 +020091#if defined(CONFIG_CF_V4) || defined(CONFIG_CF_V4E)
TsiChung Liewdd9f0542010-03-11 22:12:53 -060092 __asm__ __volatile__("movec %0, %%acr0"::"r"(CONFIG_SYS_CACHE_ACR0));
93 __asm__ __volatile__("movec %0, %%acr1"::"r"(CONFIG_SYS_CACHE_ACR1));
Angelo Dureghelloc533cfc2017-05-31 21:32:48 +020094#if defined(CONFIG_CF_V4E)
TsiChung Liewdd9f0542010-03-11 22:12:53 -060095 __asm__ __volatile__("movec %0, %%acr4"::"r"(CONFIG_SYS_CACHE_ACR4));
96 __asm__ __volatile__("movec %0, %%acr5"::"r"(CONFIG_SYS_CACHE_ACR5));
Angelo Dureghelloc533cfc2017-05-31 21:32:48 +020097#endif
TsiChung Liewdd9f0542010-03-11 22:12:53 -060098#endif
99
100 __asm__ __volatile__("movec %0, %%cacr"::"r"(CONFIG_SYS_CACHE_DCACR));
101}
102
103void dcache_disable(void)
104{
105 u32 temp = 0;
106
107 *cf_dcache_status = 0;
108 dcache_invalid();
109
110 __asm__ __volatile__("movec %0, %%cacr"::"r"(temp));
111
Angelo Dureghelloc533cfc2017-05-31 21:32:48 +0200112#if defined(CONFIG_CF_V4) || defined(CONFIG_CF_V4E)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600113 __asm__ __volatile__("movec %0, %%acr0"::"r"(temp));
114 __asm__ __volatile__("movec %0, %%acr1"::"r"(temp));
Angelo Dureghelloc533cfc2017-05-31 21:32:48 +0200115#if defined(CONFIG_CF_V4E)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600116 __asm__ __volatile__("movec %0, %%acr4"::"r"(temp));
117 __asm__ __volatile__("movec %0, %%acr5"::"r"(temp));
Angelo Dureghelloc533cfc2017-05-31 21:32:48 +0200118#endif
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600119#endif
120}
121
122void dcache_invalid(void)
123{
Angelo Dureghelloc533cfc2017-05-31 21:32:48 +0200124#if defined(CONFIG_CF_V4) || defined(CONFIG_CF_V4E)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600125 u32 temp;
126
127 temp = CONFIG_SYS_DCACHE_INV;
128 if (*cf_dcache_status)
129 temp |= CONFIG_SYS_CACHE_DCACR;
130 if (*cf_icache_status)
131 temp |= CONFIG_SYS_CACHE_ICACR;
132
133 __asm__ __volatile__("movec %0, %%cacr"::"r"(temp));
134#endif
135}
Wu, Josh4dbe4b12015-07-27 11:40:15 +0800136
137__weak void invalidate_dcache_range(unsigned long start, unsigned long stop)
138{
139 /* An empty stub, real implementation should be in platform code */
140}
141__weak void flush_dcache_range(unsigned long start, unsigned long stop)
142{
143 /* An empty stub, real implementation should be in platform code */
144}