blob: b1691393e6e71cd9cdba5639e812d9ead91d2869 [file] [log] [blame]
Mingkai Huf3a8e2b2015-10-26 19:47:52 +08001/*
2 * Copyright 2015 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#include <common.h>
8#include <i2c.h>
9#include <asm/io.h>
10#include <asm/arch/clock.h>
11#include <asm/arch/fsl_serdes.h>
12#include <asm/arch/soc.h>
Simon Glass73223f02016-02-22 22:55:43 -070013#include <fdt_support.h>
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080014#include <hwconfig.h>
15#include <ahci.h>
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +080016#include <mmc.h>
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080017#include <scsi.h>
Shaohui Xiee8297342015-10-26 19:47:54 +080018#include <fm_eth.h>
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080019#include <fsl_csu.h>
20#include <fsl_esdhc.h>
21#include <fsl_ifc.h>
Aneesh Bansal9711f522015-12-08 13:54:29 +053022#include <fsl_sec.h>
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080023#include "cpld.h"
Zhao Qiangd3e6d302016-02-05 10:04:17 +080024#ifdef CONFIG_U_QE
25#include <fsl_qe.h>
26#endif
27
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080028
29DECLARE_GLOBAL_DATA_PTR;
30
31int checkboard(void)
32{
Qianyu Gong97186502016-04-26 12:51:43 +080033 static const char *freq[2] = {"100.00MHZ", "156.25MHZ"};
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080034#ifndef CONFIG_SD_BOOT
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080035 u8 cfg_rcw_src1, cfg_rcw_src2;
Qianyu Gong97186502016-04-26 12:51:43 +080036 u16 cfg_rcw_src;
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080037#endif
Qianyu Gong97186502016-04-26 12:51:43 +080038 u8 sd1refclk_sel;
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080039
40 printf("Board: LS1043ARDB, boot from ");
41
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080042#ifdef CONFIG_SD_BOOT
43 puts("SD\n");
44#else
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080045 cfg_rcw_src1 = CPLD_READ(cfg_rcw_src1);
46 cfg_rcw_src2 = CPLD_READ(cfg_rcw_src2);
47 cpld_rev_bit(&cfg_rcw_src1);
48 cfg_rcw_src = cfg_rcw_src1;
49 cfg_rcw_src = (cfg_rcw_src << 1) | cfg_rcw_src2;
50
51 if (cfg_rcw_src == 0x25)
52 printf("vBank %d\n", CPLD_READ(vbank));
53 else if (cfg_rcw_src == 0x106)
54 puts("NAND\n");
55 else
56 printf("Invalid setting of SW4\n");
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080057#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080058
59 printf("CPLD: V%x.%x\nPCBA: V%x.0\n", CPLD_READ(cpld_ver),
60 CPLD_READ(cpld_ver_sub), CPLD_READ(pcba_ver));
61
62 puts("SERDES Reference Clocks:\n");
63 sd1refclk_sel = CPLD_READ(sd1refclk_sel);
64 printf("SD1_CLK1 = %s, SD1_CLK2 = %s\n", freq[sd1refclk_sel], freq[0]);
65
66 return 0;
67}
68
69int dram_init(void)
70{
71 gd->ram_size = initdram(0);
72
73 return 0;
74}
75
76int board_early_init_f(void)
77{
78 fsl_lsch2_early_init_f();
Gong Qianyu70231002015-11-11 17:58:40 +080079
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080080 return 0;
81}
82
83int board_init(void)
84{
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080085#ifdef CONFIG_FSL_IFC
86 init_final_memctl_regs();
87#endif
88
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080089#ifdef CONFIG_LAYERSCAPE_NS_ACCESS
90 enable_layerscape_ns_access();
91#endif
92
Zhao Qiangd3e6d302016-02-05 10:04:17 +080093#ifdef CONFIG_U_QE
94 u_qe_init();
95#endif
96
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080097 return 0;
98}
99
100int config_board_mux(void)
101{
Zhao Qiang110171d2016-02-05 10:04:18 +0800102 struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
103 u32 usb_pwrfault;
104
Zhao Qianga12a0ef2016-02-05 10:04:19 +0800105 if (hwconfig("qe-hdlc")) {
106 out_be32(&scfg->rcwpmuxcr0,
107 (in_be32(&scfg->rcwpmuxcr0) & ~0xff00) | 0x6600);
108 printf("Assign to qe-hdlc clk, rcwpmuxcr0=%x\n",
109 in_be32(&scfg->rcwpmuxcr0));
110 } else {
Zhao Qiang110171d2016-02-05 10:04:18 +0800111#ifdef CONFIG_HAS_FSL_XHCI_USB
Zhao Qianga12a0ef2016-02-05 10:04:19 +0800112 out_be32(&scfg->rcwpmuxcr0, 0x3333);
113 out_be32(&scfg->usbdrvvbus_selcr, SCFG_USBDRVVBUS_SELCR_USB1);
114 usb_pwrfault = (SCFG_USBPWRFAULT_DEDICATED <<
115 SCFG_USBPWRFAULT_USB3_SHIFT) |
116 (SCFG_USBPWRFAULT_DEDICATED <<
117 SCFG_USBPWRFAULT_USB2_SHIFT) |
118 (SCFG_USBPWRFAULT_SHARED <<
119 SCFG_USBPWRFAULT_USB1_SHIFT);
120 out_be32(&scfg->usbpwrfault_selcr, usb_pwrfault);
Zhao Qiang110171d2016-02-05 10:04:18 +0800121#endif
Zhao Qianga12a0ef2016-02-05 10:04:19 +0800122 }
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800123 return 0;
124}
125
126#if defined(CONFIG_MISC_INIT_R)
127int misc_init_r(void)
128{
129 config_board_mux();
Aneesh Bansal9711f522015-12-08 13:54:29 +0530130#ifdef CONFIG_SECURE_BOOT
131 /* In case of Secure Boot, the IBR configures the SMMU
132 * to allow only Secure transactions.
133 * SMMU must be reset in bypass mode.
134 * Set the ClientPD bit and Clear the USFCFG Bit
135 */
136 u32 val;
137 val = (in_le32(SMMU_SCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
138 out_le32(SMMU_SCR0, val);
139 val = (in_le32(SMMU_NSCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
140 out_le32(SMMU_NSCR0, val);
141#endif
142#ifdef CONFIG_FSL_CAAM
143 return sec_init();
144#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800145 return 0;
146}
147#endif
148
Zhao Qianga12a0ef2016-02-05 10:04:19 +0800149void fdt_del_qe(void *blob)
150{
151 int nodeoff = 0;
152
153 while ((nodeoff = fdt_node_offset_by_compatible(blob, 0,
154 "fsl,qe")) >= 0) {
155 fdt_del_node(blob, nodeoff);
156 }
157}
158
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800159int ft_board_setup(void *blob, bd_t *bd)
160{
Shaohui Xiee994ddd2015-11-23 15:23:48 +0800161 u64 base[CONFIG_NR_DRAM_BANKS];
162 u64 size[CONFIG_NR_DRAM_BANKS];
163
164 /* fixup DT for the two DDR banks */
165 base[0] = gd->bd->bi_dram[0].start;
166 size[0] = gd->bd->bi_dram[0].size;
167 base[1] = gd->bd->bi_dram[1].start;
168 size[1] = gd->bd->bi_dram[1].size;
169
170 fdt_fixup_memory_banks(blob, base, size, 2);
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800171 ft_cpu_setup(blob, bd);
172
Shaohui Xiee8297342015-10-26 19:47:54 +0800173#ifdef CONFIG_SYS_DPAA_FMAN
174 fdt_fixup_fman_ethernet(blob);
175#endif
Zhao Qianga12a0ef2016-02-05 10:04:19 +0800176
177 /*
178 * qe-hdlc and usb multi-use the pins,
179 * when set hwconfig to qe-hdlc, delete usb node.
180 */
181 if (hwconfig("qe-hdlc"))
182#ifdef CONFIG_HAS_FSL_XHCI_USB
183 fdt_del_node_and_alias(blob, "usb1");
184#endif
185 /*
186 * qe just support qe-uart and qe-hdlc,
187 * if qe-uart and qe-hdlc are not set in hwconfig,
188 * delete qe node.
189 */
190 if (!hwconfig("qe-uart") && !hwconfig("qe-hdlc"))
191 fdt_del_qe(blob);
192
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800193 return 0;
194}
195
196u8 flash_read8(void *addr)
197{
198 return __raw_readb(addr + 1);
199}
200
201void flash_write16(u16 val, void *addr)
202{
203 u16 shftval = (((val >> 8) & 0xff) | ((val << 8) & 0xff00));
204
205 __raw_writew(shftval, addr);
206}
207
208u16 flash_read16(void *addr)
209{
210 u16 val = __raw_readw(addr);
211
212 return (((val) >> 8) & 0x00ff) | (((val) << 8) & 0xff00);
213}