blob: de50893e6fb178e8ca906cb46e7a4eff229f1854 [file] [log] [blame]
Bin Mengb2e02d22014-12-17 15:50:36 +08001/*
2 * Copyright (C) 2014, Bin Meng <bmeng.cn@gmail.com>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#include <common.h>
8#include <asm/io.h>
Bin Meng9c7dea62015-05-25 22:35:04 +08009#include <asm/irq.h>
Bin Mengadfe3b22014-12-17 15:50:44 +080010#include <asm/pci.h>
Bin Mengb2e02d22014-12-17 15:50:36 +080011#include <asm/post.h>
Bin Mengafbf1402015-04-24 18:10:06 +080012#include <asm/arch/device.h>
Bin Meng9c7dea62015-05-25 22:35:04 +080013#include <asm/arch/tnc.h>
Simon Glass1021af42015-01-27 22:13:36 -070014#include <asm/fsp/fsp_support.h>
Bin Mengb2e02d22014-12-17 15:50:36 +080015#include <asm/processor.h>
16
Bin Mengadfe3b22014-12-17 15:50:44 +080017static void unprotect_spi_flash(void)
18{
19 u32 bc;
20
Bin Meng9704f232015-04-13 19:03:42 +080021 bc = x86_pci_read_config32(TNC_LPC, 0xd8);
Bin Mengadfe3b22014-12-17 15:50:44 +080022 bc |= 0x1; /* unprotect the flash */
Bin Meng9704f232015-04-13 19:03:42 +080023 x86_pci_write_config32(TNC_LPC, 0xd8, bc);
Bin Mengadfe3b22014-12-17 15:50:44 +080024}
25
Bin Mengb2e02d22014-12-17 15:50:36 +080026int arch_cpu_init(void)
27{
Bin Mengadfe3b22014-12-17 15:50:44 +080028 int ret;
29
Bin Mengb2e02d22014-12-17 15:50:36 +080030 post_code(POST_CPU_INIT);
31#ifdef CONFIG_SYS_X86_TSC_TIMER
32 timer_set_base(rdtsc());
33#endif
34
Bin Mengadfe3b22014-12-17 15:50:44 +080035 ret = x86_cpu_init_f();
36 if (ret)
37 return ret;
38
Bin Mengadfe3b22014-12-17 15:50:44 +080039 unprotect_spi_flash();
40
41 return 0;
Bin Mengb2e02d22014-12-17 15:50:36 +080042}
Bin Mengafbf1402015-04-24 18:10:06 +080043
Bin Meng9c7dea62015-05-25 22:35:04 +080044void cpu_irq_init(void)
45{
46 struct tnc_rcba *rcba;
47 u32 base;
48
49 base = x86_pci_read_config32(TNC_LPC, LPC_RCBA);
50 base &= ~MEM_BAR_EN;
51 rcba = (struct tnc_rcba *)base;
52
53 /* Make sure all internal PCI devices are using INTA */
54 writel(INTA, &rcba->d02ip);
55 writel(INTA, &rcba->d03ip);
56 writel(INTA, &rcba->d27ip);
57 writel(INTA, &rcba->d31ip);
58 writel(INTA, &rcba->d23ip);
59 writel(INTA, &rcba->d24ip);
60 writel(INTA, &rcba->d25ip);
61 writel(INTA, &rcba->d26ip);
62
63 /*
64 * Route TunnelCreek PCI device interrupt pin to PIRQ
65 *
66 * Since PCIe downstream ports received INTx are routed to PIRQ
Bin Mengcdb6bab2015-06-23 12:18:55 +080067 * A/B/C/D directly and not configurable, we have to route PCIe
68 * root ports' INTx to PIRQ A/B/C/D as well. For other devices
69 * on TunneCreek, route them to PIRQ E/F/G/H.
Bin Meng9c7dea62015-05-25 22:35:04 +080070 */
71 writew(PIRQE, &rcba->d02ir);
72 writew(PIRQF, &rcba->d03ir);
73 writew(PIRQG, &rcba->d27ir);
74 writew(PIRQH, &rcba->d31ir);
Bin Mengcdb6bab2015-06-23 12:18:55 +080075 writew(PIRQA, &rcba->d23ir);
76 writew(PIRQB, &rcba->d24ir);
77 writew(PIRQC, &rcba->d25ir);
78 writew(PIRQD, &rcba->d26ir);
Bin Meng9c7dea62015-05-25 22:35:04 +080079}
80
Bin Mengafbf1402015-04-24 18:10:06 +080081int arch_misc_init(void)
82{
83 pirq_init();
84
85 return 0;
86}