blob: efd9b6b5e195082c5b5a975807142a8d02538779 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Shengzhou Liu48c6f322014-11-24 17:11:56 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Biwen Li9e9771a2020-05-01 20:04:11 +08004 * Copyright 2020 NXP
Shengzhou Liu48c6f322014-11-24 17:11:56 +08005 */
6
7/*
8 * T1024/T1023 RDB board configuration file
9 */
10
11#ifndef __T1024RDB_H
12#define __T1024RDB_H
13
Simon Glass1af3c7f2020-05-10 11:40:09 -060014#include <linux/stringify.h>
15
Shengzhou Liu48c6f322014-11-24 17:11:56 +080016/* High Level Configuration Options */
Shengzhou Liu48c6f322014-11-24 17:11:56 +080017#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Shengzhou Liu48c6f322014-11-24 17:11:56 +080018#define CONFIG_ENABLE_36BIT_PHYS
19
Shengzhou Liu48c6f322014-11-24 17:11:56 +080020#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sun51370d52016-12-28 08:43:45 -080021#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Shengzhou Liu48c6f322014-11-24 17:11:56 +080022
Shengzhou Liu48c6f322014-11-24 17:11:56 +080023#define CONFIG_ENV_OVERWRITE
24
25/* support deep sleep */
York Sune5d5f5a2016-11-18 13:01:34 -080026#ifdef CONFIG_ARCH_T1024
Shengzhou Liu48c6f322014-11-24 17:11:56 +080027#define CONFIG_DEEP_SLEEP
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +080028#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +080029
30#ifdef CONFIG_RAMBOOT_PBL
31#define CONFIG_SYS_FSL_PBL_PBI board/freescale/t102xrdb/t1024_pbi.cfg
Shengzhou Liu48c6f322014-11-24 17:11:56 +080032#define CONFIG_SPL_FLUSH_IMAGE
Shengzhou Liu48c6f322014-11-24 17:11:56 +080033#define CONFIG_SPL_PAD_TO 0x40000
34#define CONFIG_SPL_MAX_SIZE 0x28000
35#define RESET_VECTOR_OFFSET 0x27FFC
36#define BOOT_PAGE_OFFSET 0x27000
37#ifdef CONFIG_SPL_BUILD
38#define CONFIG_SPL_SKIP_RELOCATE
39#define CONFIG_SPL_COMMON_INIT_DDR
40#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Shengzhou Liu48c6f322014-11-24 17:11:56 +080041#endif
42
Miquel Raynal88718be2019-10-03 19:50:03 +020043#ifdef CONFIG_MTD_RAW_NAND
Shengzhou Liu48c6f322014-11-24 17:11:56 +080044#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
tang yuantianf49b8c12014-12-17 15:42:54 +080045#define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
46#define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +080047#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
York Sun960286b2016-12-28 08:43:34 -080048#if defined(CONFIG_TARGET_T1024RDB)
Zhao Qiangec90ac72016-09-08 12:55:32 +080049#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_nand_rcw.cfg
York Sun90824052016-12-28 08:43:33 -080050#elif defined(CONFIG_TARGET_T1023RDB)
Zhao Qiangec90ac72016-09-08 12:55:32 +080051#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_nand_rcw.cfg
52#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +080053#endif
54
55#ifdef CONFIG_SPIFLASH
tang yuantianf49b8c12014-12-17 15:42:54 +080056#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Shengzhou Liu48c6f322014-11-24 17:11:56 +080057#define CONFIG_SPL_SPI_FLASH_MINIMAL
58#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
tang yuantianf49b8c12014-12-17 15:42:54 +080059#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
60#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080061#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080062#ifndef CONFIG_SPL_BUILD
63#define CONFIG_SYS_MPC85XX_NO_RESETVEC
64#endif
York Sun960286b2016-12-28 08:43:34 -080065#if defined(CONFIG_TARGET_T1024RDB)
Zhao Qiangec90ac72016-09-08 12:55:32 +080066#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_spi_rcw.cfg
York Sun90824052016-12-28 08:43:33 -080067#elif defined(CONFIG_TARGET_T1023RDB)
Zhao Qiangec90ac72016-09-08 12:55:32 +080068#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_spi_rcw.cfg
69#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +080070#endif
71
72#ifdef CONFIG_SDCARD
tang yuantianf49b8c12014-12-17 15:42:54 +080073#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Shengzhou Liu48c6f322014-11-24 17:11:56 +080074#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
tang yuantianf49b8c12014-12-17 15:42:54 +080075#define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
76#define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080077#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080078#ifndef CONFIG_SPL_BUILD
79#define CONFIG_SYS_MPC85XX_NO_RESETVEC
80#endif
York Sun960286b2016-12-28 08:43:34 -080081#if defined(CONFIG_TARGET_T1024RDB)
Zhao Qiangec90ac72016-09-08 12:55:32 +080082#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_sd_rcw.cfg
York Sun90824052016-12-28 08:43:33 -080083#elif defined(CONFIG_TARGET_T1023RDB)
Zhao Qiangec90ac72016-09-08 12:55:32 +080084#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_sd_rcw.cfg
85#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +080086#endif
87
88#endif /* CONFIG_RAMBOOT_PBL */
89
Shengzhou Liu48c6f322014-11-24 17:11:56 +080090#ifndef CONFIG_RESET_VECTOR_ADDRESS
91#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
92#endif
93
Shengzhou Liu48c6f322014-11-24 17:11:56 +080094/* PCIe Boot - Master */
95#define CONFIG_SRIO_PCIE_BOOT_MASTER
96/*
97 * for slave u-boot IMAGE instored in master memory space,
98 * PHYS must be aligned based on the SIZE
99 */
100#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
101#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
102#ifdef CONFIG_PHYS_64BIT
103#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
104#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
105#else
106#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000
107#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000
108#endif
109/*
110 * for slave UCODE and ENV instored in master memory space,
111 * PHYS must be aligned based on the SIZE
112 */
113#ifdef CONFIG_PHYS_64BIT
114#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
115#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
116#else
117#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000
118#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0xffe00000
119#endif
120#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
121/* slave core release by master*/
122#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
123#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
124
125/* PCIe Boot - Slave */
126#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
127#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
128#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
129 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
130/* Set 1M boot space for PCIe boot */
131#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
132#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
133 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
134#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800135#endif
136
137#if defined(CONFIG_SPIFLASH)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800138#elif defined(CONFIG_SDCARD)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800139#define CONFIG_SYS_MMC_ENV_DEV 0
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800140#endif
141
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800142#ifndef __ASSEMBLY__
143unsigned long get_board_sys_clk(void);
144unsigned long get_board_ddr_clk(void);
145#endif
146
147#define CONFIG_SYS_CLK_FREQ 100000000
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800148#define CONFIG_DDR_CLK_FREQ 100000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800149
150/*
151 * These can be toggled for performance analysis, otherwise use default.
152 */
153#define CONFIG_SYS_CACHE_STASHING
154#define CONFIG_BACKSIDE_L2_CACHE
155#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
156#define CONFIG_BTB /* toggle branch predition */
157#define CONFIG_DDR_ECC
158#ifdef CONFIG_DDR_ECC
159#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
160#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
161#endif
162
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800163/*
164 * Config the L3 Cache as L3 SRAM
165 */
166#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
167#define CONFIG_SYS_L3_SIZE (256 << 10)
168#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
Tom Rinia09fea12019-11-18 20:02:10 -0500169#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800170#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
171#define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
172#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800173
174#ifdef CONFIG_PHYS_64BIT
175#define CONFIG_SYS_DCSRBAR 0xf0000000
176#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
177#endif
178
179/* EEPROM */
180#define CONFIG_ID_EEPROM
181#define CONFIG_SYS_I2C_EEPROM_NXID
182#define CONFIG_SYS_EEPROM_BUS_NUM 0
183#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
184#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
185#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
186#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
187
188/*
189 * DDR Setup
190 */
191#define CONFIG_VERY_BIG_RAM
192#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
193#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
194#define CONFIG_DIMM_SLOTS_PER_CTLR 1
195#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
York Sun960286b2016-12-28 08:43:34 -0800196#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800197#define CONFIG_DDR_SPD
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800198#define CONFIG_SYS_SPD_BUS_NUM 0
199#define SPD_EEPROM_ADDRESS 0x51
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800200#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
York Sun90824052016-12-28 08:43:33 -0800201#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800202#define CONFIG_SYS_DDR_RAW_TIMING
203#define CONFIG_SYS_SDRAM_SIZE 2048
204#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800205
206/*
207 * IFC Definitions
208 */
209#define CONFIG_SYS_FLASH_BASE 0xe8000000
210#ifdef CONFIG_PHYS_64BIT
211#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
212#else
213#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
214#endif
215
216#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
217#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
218 CSPR_PORT_SIZE_16 | \
219 CSPR_MSEL_NOR | \
220 CSPR_V)
221#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
222
223/* NOR Flash Timing Params */
York Sun960286b2016-12-28 08:43:34 -0800224#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800225#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
York Sun90824052016-12-28 08:43:33 -0800226#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liuff7ea2d2015-06-17 16:37:01 +0800227#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(0) | \
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800228 CSOR_NAND_TRHZ_80 | CSOR_NOR_ADM_SHFT_MODE_EN)
229#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800230#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
231 FTIM0_NOR_TEADC(0x5) | \
232 FTIM0_NOR_TEAHC(0x5))
233#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
234 FTIM1_NOR_TRAD_NOR(0x1A) |\
235 FTIM1_NOR_TSEQRAD_NOR(0x13))
236#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
237 FTIM2_NOR_TCH(0x4) | \
238 FTIM2_NOR_TWPH(0x0E) | \
239 FTIM2_NOR_TWP(0x1c))
240#define CONFIG_SYS_NOR_FTIM3 0x0
241
242#define CONFIG_SYS_FLASH_QUIET_TEST
243#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
244
245#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
246#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
247#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
248#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
249
250#define CONFIG_SYS_FLASH_EMPTY_INFO
251#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
252
York Sun960286b2016-12-28 08:43:34 -0800253#ifdef CONFIG_TARGET_T1024RDB
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800254/* CPLD on IFC */
255#define CONFIG_SYS_CPLD_BASE 0xffdf0000
256#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
257#define CONFIG_SYS_CSPR2_EXT (0xf)
258#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
259 | CSPR_PORT_SIZE_8 \
260 | CSPR_MSEL_GPCM \
261 | CSPR_V)
262#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
263#define CONFIG_SYS_CSOR2 0x0
264
265/* CPLD Timing parameters for IFC CS2 */
266#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
267 FTIM0_GPCM_TEADC(0x0e) | \
268 FTIM0_GPCM_TEAHC(0x0e))
269#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
270 FTIM1_GPCM_TRAD(0x1f))
271#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
272 FTIM2_GPCM_TCH(0x8) | \
273 FTIM2_GPCM_TWP(0x1f))
274#define CONFIG_SYS_CS2_FTIM3 0x0
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800275#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800276
277/* NAND Flash on IFC */
278#define CONFIG_NAND_FSL_IFC
279#define CONFIG_SYS_NAND_BASE 0xff800000
280#ifdef CONFIG_PHYS_64BIT
281#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
282#else
283#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
284#endif
285#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
286#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
287 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
288 | CSPR_MSEL_NAND /* MSEL = NAND */ \
289 | CSPR_V)
290#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
291
York Sun960286b2016-12-28 08:43:34 -0800292#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800293#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
294 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
295 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
296 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
297 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
298 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
299 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800300#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
York Sun90824052016-12-28 08:43:33 -0800301#elif defined(CONFIG_TARGET_T1023RDB)
Jaiprakash Singh78429502015-05-22 15:21:07 +0530302#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
303 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
304 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800305 | CSOR_NAND_RAL_3 /* RAL 3Bytes */ \
306 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
307 | CSOR_NAND_SPRZ_128 /* Spare size = 128 */ \
308 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
309#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
310#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800311
312#define CONFIG_SYS_NAND_ONFI_DETECTION
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800313/* ONFI NAND Flash mode0 Timing Params */
314#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
315 FTIM0_NAND_TWP(0x18) | \
316 FTIM0_NAND_TWCHT(0x07) | \
317 FTIM0_NAND_TWH(0x0a))
318#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
319 FTIM1_NAND_TWBE(0x39) | \
320 FTIM1_NAND_TRR(0x0e) | \
321 FTIM1_NAND_TRP(0x18))
322#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
323 FTIM2_NAND_TREH(0x0a) | \
324 FTIM2_NAND_TWHRE(0x1e))
325#define CONFIG_SYS_NAND_FTIM3 0x0
326
327#define CONFIG_SYS_NAND_DDR_LAW 11
328#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
329#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800330
Miquel Raynal88718be2019-10-03 19:50:03 +0200331#if defined(CONFIG_MTD_RAW_NAND)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800332#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
333#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
334#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
335#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
336#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
337#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
338#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
339#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
340#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
341#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
342#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
343#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
344#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
345#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
346#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
347#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
348#else
349#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
350#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
351#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
352#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
353#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
354#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
355#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
356#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
357#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
358#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
359#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
360#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
361#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
362#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
363#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
364#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
365#endif
366
367#ifdef CONFIG_SPL_BUILD
368#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
369#else
370#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
371#endif
372
373#if defined(CONFIG_RAMBOOT_PBL)
374#define CONFIG_SYS_RAMBOOT
375#endif
376
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800377#define CONFIG_HWCONFIG
378
379/* define to use L1 as initial stack */
380#define CONFIG_L1_INIT_RAM
381#define CONFIG_SYS_INIT_RAM_LOCK
382#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
383#ifdef CONFIG_PHYS_64BIT
384#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunb3142e22015-08-17 13:31:51 -0700385#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800386/* The assembler doesn't like typecast */
387#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
388 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
389 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
390#else
York Sunb3142e22015-08-17 13:31:51 -0700391#define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe03c000 /* Initial L1 address */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800392#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
393#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
394#endif
395#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
396
397#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
398 GENERATED_GBL_DATA_SIZE)
399#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
400
401#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
402#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
403
404/* Serial Port */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800405#define CONFIG_SYS_NS16550_SERIAL
406#define CONFIG_SYS_NS16550_REG_SIZE 1
407#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
408
409#define CONFIG_SYS_BAUDRATE_TABLE \
410 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
411
412#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
413#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
414#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
415#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800416
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800417/* Video */
418#undef CONFIG_FSL_DIU_FB /* RDB doesn't support DIU */
419#ifdef CONFIG_FSL_DIU_FB
420#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800421#define CONFIG_VIDEO_LOGO
422#define CONFIG_VIDEO_BMP_LOGO
423#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
424/*
425 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
426 * disable empty flash sector detection, which is I/O-intensive.
427 */
428#undef CONFIG_SYS_FLASH_EMPTY_INFO
429#endif
430
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800431/* I2C */
Biwen Li9e9771a2020-05-01 20:04:11 +0800432#ifndef CONFIG_DM_I2C
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800433#define CONFIG_SYS_I2C
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800434#define CONFIG_SYS_FSL_I2C_SPEED 50000 /* I2C speed in Hz */
435#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
436#define CONFIG_SYS_FSL_I2C2_SPEED 50000 /* I2C speed in Hz */
437#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
438#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
439#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
Biwen Li9e9771a2020-05-01 20:04:11 +0800440#else
441#define CONFIG_I2C_SET_DEFAULT_BUS_NUM
442#define CONFIG_I2C_DEFAULT_BUS_NUMBER 0
443#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800444
Biwen Li9e9771a2020-05-01 20:04:11 +0800445#define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
Shengzhou Liuff7ea2d2015-06-17 16:37:01 +0800446#define I2C_PCA6408_BUS_NUM 1
447#define I2C_PCA6408_ADDR 0x20
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800448
449/* I2C bus multiplexer */
450#define I2C_MUX_CH_DEFAULT 0x8
451
452/*
453 * RTC configuration
454 */
455#define RTC
456#define CONFIG_RTC_DS1337 1
457#define CONFIG_SYS_I2C_RTC_ADDR 0x68
458
459/*
460 * eSPI - Enhanced SPI
461 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800462
463/*
464 * General PCIe
465 * Memory space is mapped 1-1, but I/O space must start from 0.
466 */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -0400467#define CONFIG_PCIE1 /* PCIE controller 1 */
468#define CONFIG_PCIE2 /* PCIE controller 2 */
469#define CONFIG_PCIE3 /* PCIE controller 3 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800470#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800471
472#ifdef CONFIG_PCI
473/* controller 1, direct to uli, tgtid 3, Base address 20000 */
474#ifdef CONFIG_PCIE1
475#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800476#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800477#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800478#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800479#endif
480
481/* controller 2, Slot 2, tgtid 2, Base address 201000 */
482#ifdef CONFIG_PCIE2
483#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800484#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800485#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800486#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800487#endif
488
489/* controller 3, Slot 1, tgtid 1, Base address 202000 */
490#ifdef CONFIG_PCIE3
491#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800492#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800493#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800494#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800495#endif
Hou Zhiqiangf9abe6d2019-08-27 11:03:34 +0000496
497#if !defined(CONFIG_DM_PCI)
498#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
499#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
500#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
501#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
502#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
503#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
504#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
505#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
506#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
507#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
508#define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
509#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800510#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
Hou Zhiqiangf9abe6d2019-08-27 11:03:34 +0000511#define CONFIG_PCI_INDIRECT_BRIDGE
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800512#endif
513
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800514#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800515#endif /* CONFIG_PCI */
516
517/*
518 * USB
519 */
520#define CONFIG_HAS_FSL_DR_USB
521
522#ifdef CONFIG_HAS_FSL_DR_USB
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800523#define CONFIG_USB_EHCI_FSL
524#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800525#endif
526
527/*
528 * SDHC
529 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800530#ifdef CONFIG_MMC
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800531#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800532#endif
533
534/* Qman/Bman */
535#ifndef CONFIG_NOBQFMAN
Jeffrey Ladouceur2a8b3422014-12-03 18:08:43 -0500536#define CONFIG_SYS_BMAN_NUM_PORTALS 10
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800537#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
538#ifdef CONFIG_PHYS_64BIT
539#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
540#else
541#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
542#endif
543#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500544#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
545#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
546#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
547#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
548#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
549 CONFIG_SYS_BMAN_CENA_SIZE)
550#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
551#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Jeffrey Ladouceur2a8b3422014-12-03 18:08:43 -0500552#define CONFIG_SYS_QMAN_NUM_PORTALS 10
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800553#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
554#ifdef CONFIG_PHYS_64BIT
555#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
556#else
557#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
558#endif
559#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500560#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
561#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
562#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
563#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
564#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
565 CONFIG_SYS_QMAN_CENA_SIZE)
566#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
567#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800568
569#define CONFIG_SYS_DPAA_FMAN
570
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800571/* Default address of microcode for the Linux FMan driver */
572#if defined(CONFIG_SPIFLASH)
573/*
574 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
575 * env, so we got 0x110000.
576 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800577#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
578#define CONFIG_SYS_QE_FW_ADDR 0x130000
579#elif defined(CONFIG_SDCARD)
580/*
581 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
582 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
583 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080(0x820).
584 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800585#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
586#define CONFIG_SYS_QE_FW_ADDR (512 * 0x920)
Miquel Raynal88718be2019-10-03 19:50:03 +0200587#elif defined(CONFIG_MTD_RAW_NAND)
York Sun960286b2016-12-28 08:43:34 -0800588#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800589#define CONFIG_SYS_FMAN_FW_ADDR (3 * CONFIG_SYS_NAND_BLOCK_SIZE)
590#define CONFIG_SYS_QE_FW_ADDR (4 * CONFIG_SYS_NAND_BLOCK_SIZE)
York Sun90824052016-12-28 08:43:33 -0800591#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800592#define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
593#define CONFIG_SYS_QE_FW_ADDR (12 * CONFIG_SYS_NAND_BLOCK_SIZE)
594#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800595#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
596/*
597 * Slave has no ucode locally, it can fetch this from remote. When implementing
598 * in two corenet boards, slave's ucode could be stored in master's memory
599 * space, the address can be mapped from slave TLB->slave LAW->
600 * slave SRIO or PCIE outbound window->master inbound window->
601 * master LAW->the ucode address in master's memory space.
602 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800603#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
604#else
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800605#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
606#define CONFIG_SYS_QE_FW_ADDR 0xEFE00000
607#endif
608#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
609#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
610#endif /* CONFIG_NOBQFMAN */
611
612#ifdef CONFIG_SYS_DPAA_FMAN
York Sun960286b2016-12-28 08:43:34 -0800613#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800614#define RGMII_PHY1_ADDR 0x2
615#define RGMII_PHY2_ADDR 0x6
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800616#define SGMII_AQR_PHY_ADDR 0x2
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800617#define FM1_10GEC1_PHY_ADDR 0x1
York Sun90824052016-12-28 08:43:33 -0800618#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800619#define RGMII_PHY1_ADDR 0x1
620#define SGMII_RTK_PHY_ADDR 0x3
621#define SGMII_AQR_PHY_ADDR 0x2
622#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800623#endif
624
625#ifdef CONFIG_FMAN_ENET
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800626#define CONFIG_ETHPRIME "FM1@DTSEC4"
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800627#endif
628
629/*
630 * Dynamic MTD Partition support with mtdparts
631 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800632
633/*
634 * Environment
635 */
636#define CONFIG_LOADS_ECHO /* echo on for serial download */
637#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
638
639/*
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800640 * Miscellaneous configurable options
641 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800642#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800643
644/*
645 * For booting Linux, the board info and command line data
646 * have to be in the first 64 MB of memory, since this is
647 * the maximum mapped by the Linux kernel during initialization.
648 */
649#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
650#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
651
652#ifdef CONFIG_CMD_KGDB
653#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
654#endif
655
656/*
657 * Environment Configuration
658 */
659#define CONFIG_ROOTPATH "/opt/nfsroot"
660#define CONFIG_BOOTFILE "uImage"
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800661#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800662#define CONFIG_LOADADDR 1000000 /* default location for tftp, bootm */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800663#define __USB_PHY_TYPE utmi
664
York Sune5d5f5a2016-11-18 13:01:34 -0800665#ifdef CONFIG_ARCH_T1024
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800666#define CONFIG_BOARDNAME t1024rdb
667#define BANK_INTLV cs0_cs1
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800668#else
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800669#define CONFIG_BOARDNAME t1023rdb
670#define BANK_INTLV null
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800671#endif
672
673#define CONFIG_EXTRA_ENV_SETTINGS \
674 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800675 "bank_intlv=" __stringify(BANK_INTLV) "\0" \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800676 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
677 "ramdiskfile=" __stringify(CONFIG_BOARDNAME) "/ramdisk.uboot\0" \
678 "fdtfile=" __stringify(CONFIG_BOARDNAME) "/" \
679 __stringify(CONFIG_BOARDNAME) ".dtb\0" \
680 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
681 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
682 "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \
683 "netdev=eth0\0" \
684 "tftpflash=tftpboot $loadaddr $uboot && " \
685 "protect off $ubootaddr +$filesize && " \
686 "erase $ubootaddr +$filesize && " \
687 "cp.b $loadaddr $ubootaddr $filesize && " \
688 "protect on $ubootaddr +$filesize && " \
689 "cmp.b $loadaddr $ubootaddr $filesize\0" \
690 "consoledev=ttyS0\0" \
691 "ramdiskaddr=2000000\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500692 "fdtaddr=1e00000\0" \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800693 "bdev=sda3\0"
694
695#define CONFIG_LINUX \
696 "setenv bootargs root=/dev/ram rw " \
697 "console=$consoledev,$baudrate $othbootargs;" \
698 "setenv ramdiskaddr 0x02000000;" \
699 "setenv fdtaddr 0x00c00000;" \
700 "setenv loadaddr 0x1000000;" \
701 "bootm $loadaddr $ramdiskaddr $fdtaddr"
702
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800703#define CONFIG_NFSBOOTCOMMAND \
704 "setenv bootargs root=/dev/nfs rw " \
705 "nfsroot=$serverip:$rootpath " \
706 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
707 "console=$consoledev,$baudrate $othbootargs;" \
708 "tftp $loadaddr $bootfile;" \
709 "tftp $fdtaddr $fdtfile;" \
710 "bootm $loadaddr - $fdtaddr"
711
712#define CONFIG_BOOTCOMMAND CONFIG_LINUX
713
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800714#include <asm/fsl_secure_boot.h>
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530715
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800716#endif /* __T1024RDB_H */