blob: 4b783b06166ef3ecbbe0e44e82f6adbd5426e265 [file] [log] [blame]
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +09001/*
2 * board/renesas/alt/alt.c
3 *
Mitsuhiro Kimuracae72042015-03-04 15:57:03 +09004 * Copyright (C) 2014, 2015 Renesas Electronics Corporation
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +09005 *
6 * SPDX-License-Identifier: GPL-2.0
7 */
8
9#include <common.h>
10#include <malloc.h>
Nobuhiro Iwamatsu9e116f62014-12-09 16:20:04 +090011#include <dm.h>
12#include <dm/platform_data/serial_sh.h>
Alex Kiernan9925f1d2018-04-01 09:22:38 +000013#include <environment.h>
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090014#include <asm/processor.h>
15#include <asm/mach-types.h>
16#include <asm/io.h>
Masahiro Yamada1221ce42016-09-21 11:28:55 +090017#include <linux/errno.h>
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090018#include <asm/arch/sys_proto.h>
19#include <asm/gpio.h>
20#include <asm/arch/rmobile.h>
Nobuhiro Iwamatsu44e1eeb2014-12-02 16:52:19 +090021#include <asm/arch/rcar-mstp.h>
Nobuhiro Iwamatsu2b8c0812014-12-03 15:30:30 +090022#include <asm/arch/mmc.h>
Nobuhiro Iwamatsu25f96132014-11-19 14:26:33 +090023#include <asm/arch/sh_sdhi.h>
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090024#include <netdev.h>
25#include <miiphy.h>
26#include <i2c.h>
27#include <div64.h>
28#include "qos.h"
29
30DECLARE_GLOBAL_DATA_PTR;
31
32#define CLK2MHZ(clk) (clk / 1000 / 1000)
33void s_init(void)
34{
35 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
36 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
37
38 /* Watchdog init */
39 writel(0xA5A5A500, &rwdt->rwtcsra);
40 writel(0xA5A5A500, &swdt->swtcsra);
41
42 /* QoS */
43 qos_init();
44}
45
Marek Vasutbb6d2ff2018-04-23 20:24:16 +020046#define TMU0_MSTP125 BIT(25)
47#define MMC0_MSTP315 BIT(15)
Nobuhiro Iwamatsu25f96132014-11-19 14:26:33 +090048
49#define SD1CKCR 0xE6150078
Marek Vasutbb6d2ff2018-04-23 20:24:16 +020050#define SD_97500KHZ 0x7
Nobuhiro Iwamatsu92ef38e2014-11-10 09:16:43 +090051
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090052int board_early_init_f(void)
53{
54 /* TMU */
55 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
56
Marek Vasutbb6d2ff2018-04-23 20:24:16 +020057 /* Set SD1 to the 97.5MHz */
58 writel(SD_97500KHZ, SD1CKCR);
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090059
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090060 return 0;
61}
62
Marek Vasutbb6d2ff2018-04-23 20:24:16 +020063#define ETHERNET_PHY_RESET 56 /* GPIO 1 24 */
64
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090065int board_init(void)
66{
67 /* adress of boot parameters */
Nobuhiro Iwamatsu47726842014-11-10 13:58:50 +090068 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090069
Marek Vasutbb6d2ff2018-04-23 20:24:16 +020070 /* Force ethernet PHY out of reset */
71 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
72 gpio_direction_output(ETHERNET_PHY_RESET, 0);
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090073 mdelay(20);
Marek Vasutbb6d2ff2018-04-23 20:24:16 +020074 gpio_direction_output(ETHERNET_PHY_RESET, 1);
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090075 udelay(1);
76
77 return 0;
78}
79
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090080int dram_init(void)
81{
Marek Vasutbb6d2ff2018-04-23 20:24:16 +020082 if (fdtdec_setup_memory_size() != 0)
83 return -EINVAL;
84
85 return 0;
86}
87
88int dram_init_banksize(void)
89{
90 fdtdec_setup_memory_banksize();
91
92 return 0;
93}
94
95/* KSZ8041RNLI */
96#define PHY_CONTROL1 0x1E
97#define PHY_LED_MODE 0xC0000
98#define PHY_LED_MODE_ACK 0x4000
99int board_phy_config(struct phy_device *phydev)
100{
101 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
102 ret &= ~PHY_LED_MODE;
103 ret |= PHY_LED_MODE_ACK;
104 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +0900105
106 return 0;
107}
108
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +0900109void reset_cpu(ulong addr)
110{
Marek Vasutbb6d2ff2018-04-23 20:24:16 +0200111 struct udevice *dev;
112 const u8 pmic_bus = 1;
113 const u8 pmic_addr = 0x58;
114 u8 data;
115 int ret;
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +0900116
Marek Vasutbb6d2ff2018-04-23 20:24:16 +0200117 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
118 if (ret)
119 hang();
120
121 ret = dm_i2c_read(dev, 0x13, &data, 1);
122 if (ret)
123 hang();
124
125 data |= BIT(1);
126
127 ret = dm_i2c_write(dev, 0x13, &data, 1);
128 if (ret)
129 hang();
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +0900130}
Nobuhiro Iwamatsu9e116f62014-12-09 16:20:04 +0900131
Marek Vasutbb6d2ff2018-04-23 20:24:16 +0200132enum env_location env_get_location(enum env_operation op, int prio)
133{
134 const u32 load_magic = 0xb33fc0de;
Nobuhiro Iwamatsu9e116f62014-12-09 16:20:04 +0900135
Marek Vasutbb6d2ff2018-04-23 20:24:16 +0200136 /* Block environment access if loaded using JTAG */
137 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
138 (op != ENVOP_INIT))
139 return ENVL_UNKNOWN;
140
141 if (prio)
142 return ENVL_UNKNOWN;
143
144 return ENVL_SPI_FLASH;
145}